SlideShare a Scribd company logo
&nA 8"m 1v1 :fe-ch EC
USN I4EYEzI
(06 Marks)
8 nm, Pn = 450cmz /V-S
(06 Marks)
for input impedance for the
(06 Marks)
d(J
()
Lr
o.
'J)
cd
C)
0)
ri
8Pbo*
.Y?
(€ u,
7tn
qco
.= c
(d"f,
o)=
-4)
E9
()()
c6O
E
c0(
o
}E5s-
!d
-2u
tsa-
-xtrE5d()i
?.Y
6:
3()(,lE
tr()
5.v> (*
50-trb0
(l)=
o. hi
L
o
(.r<
-
C..l
C)
z
(B
P
E
Time: 3 hrs. Max. Marks:100
Note: Answer any FIV'E.full questions.
a. Derive the expression for drain current of enhancement NIVIOSFET operating in saturation.
(08 Marks)
b. What is channel length modulation? Plot V-l characteristics of enhancement MOSFET
showing effect of it. If the length of MOSFET is doubled, plot V-I characteristics clearly
a. Derive the expression for voltage gain of common source amplifier with diode connected
NMOS load. (08 Marks)
b. Obtain the expression for output impedance of the source follower. (06 Marks)
c. For circuit shown in Fig. Q2 (c), calculate the voltage gain using small signal equivalent
circuit. Assume 1" : 0. (06 Marks)
Vbo
Po
.4
v)5-.t
Fie. Q2 (c)
circuit,, derive expression
showing the change in slope.
c. Consider process technology for which Lmin : 0.4 Fffi , tox :
and V, :0.7Y
i) Find C.,* and Ki .
ii) For a MosFET with I - ^tl*L O.Bprm
Calculate Vcs and Vns,,,i,, with dc current [,, = l00pA .
Using high frequency equivalent
circuit shown in Fig. Q3 (a).
v v r...-h
Fig. Q3 (a)
b. Using superposition principle, derive the expression for small
coupled differential amplifier with resistive load.
c. With help of basic differential pair with resistive load derive
Gilbert cell and describe the same.
signal voltage gain of source
(06 Marks)
the schematic design for
(08 Marks)
I nf ?
4a.
b.
a.
b.
I4E.YEzI
Derive the expression for voltage gain of the active current mirror circuit with differential
pair. (10 Marks)
Through relevant circuit diagram, explain how gain boosting and boosting of output
impedance is achieved in cascade stage. (10 Marks)
Sketch the circuit of three stage ring oscillator. Determine individual stage gain andpoles of
the system. (10 Marks)
Derive the mathematical model of VCO. Describe the performance parameters of VCO.
(I0 Marks)
a. Explain the principle of simple Pn-L with relevant block diagram and waveform. (06Marks)
b. With neat diagram, explain charge-pump PLL. (08 Marks)
c. Explain how PTAT currents are generated, discuss the various schematic designs used to
generate the PTAT currents. (06 Marks)
Explain temperature independent references. Find the expression for positive temperature7a.
b.
coefficient (TC) voltage and negative TC voltage.
Explain ADC specification with relevant diagrams and examples.
(10 Marks)
(10 Marks)
a. Describe the R-2R ladder DAC architecture for 4 bit DAC. Find the analog output using R-
2R ladder DAC rnethod for the input digital words 1000, 1100 and 1010. Assume Vng: 8
VandRp:2R (08 Marks)
For 6 bit charge scaling DAC using split capacitance, find the DAC output for digital input
i) 010000 and ii) 000100. Also write the equivalent circuit. Assume Vnrp: 5 V. ios rvruir.r)
Draw the block diagram of the successive approximation ADC architecture and also explain
the algorithm used to find digital output. (04 Marks)
b.
c.
8***8
USN t{HVE22
Low Power VLSI Design
Time: 3 hrs. M ax. M arks: 1 00
Note: Answer any FIVE full qwestions"
a. Explain the need for Low Power VLSI design. (08 Marks)
b. With usual notations show that dynamic power dissipation in an inverter is given by
Pa: C. V'f The chip size of a CPU is 15mm x 25mm with clock frequency of 300 MHz
operating at3.3V. The length of the clock routing is estirnated to be twice the circumference
of the chip. Assume that the clock signal is routed on a metal layer with a width of 1.2pm
and the parasitic capacitance of the metal layer is I fFitrrm2. What is the power dissipation of
the clock signal? (12 Marks)
a. Explain with neat diagram, the structure of MIS diode. f)raw the energy band diagram of
unbiased MIS diode. (08 Marks)
b. Explain the advantages and lirnitations of SPICE Power Analysis Method. (06 Marks)
c. Derive an expression for number of samples 'N' required for stopping criteria in Monte
Carlo Sirnulation. (06 Marks)
Compute the transition density and static probability of Y : ab + c. Given P(a) : 0.2 ,
P(b):0.3 , F(c):0.4 , D(a): 1 , D(b) :2 and D(c):3. (t0Marks)
Define Signal Entropy. Explain power estimation of combinational logic using entropy
analysis. (I0 Martrs)
b.
a.
b.
b.
O
()
li
ii
a
o
q)
,;l nr
ox
I
.i OC
.=N
otr
-E 0)
d'r
*, -,r,
AA
(,:i
!U
<.r c)
oo=
)+
-c5
3o)
o;ch-
oj
;6
-oE,!U)L=
'F C)
5.v
troo
Lr C)
E:
.J
ci
U'<
;
Z
(t
ln
a. Derive relation between Conditional probability and Frequency.
b. For combinational circuit, rvrite the algorithm horv Transition density
analysis at gate level.
c. Briefly explain the characterization of logic signals.
What are Glitches? What is
minimized?
Explain bnefly the itrliowing :
their effect on power consumption?
i) Latches ii) Flip flops.
(07 Marks)
is used for power
(07 Marks)
(06 Marks)
How can they be
(10 Marks)
(10 Marks)
8a.
b.
a. Discuss sources of Power dissipation in SRAM and DRAM.
b. How do you optimize power consumption for design case like FIR filter?
Explain the power analysis and estimation technique at the algorithrn ievel.
Write short notes on :
i) 8 - bit Wallace multiplier.
ii) Low power digital cell library.
What is Gate Reorgani'zation? Briefiy explain different power saving techniques through
Gate reorganization, Signal gating and Logic encoding techniques. (12 Marks)
What is Precotnputation Logic? E,xplain the precompr-rtation logic for an n - bit comparator.
(08 Marks)
(10 Marks)
(10 Marks)
(I0 Marks)
(10 Marks)
USf.{
Time: 3 hrs.
VL$t TestEurg and Verification
M ax. M arks: I 00
14EVE23
2&16
(10 Marks)
(05 Marks)
(05 ${arks)
(04 Mar*si
(06 Marks)
(10 Marks)
(10 Marks)
(05 Marks)
(05 NIarks)
role in deep
(10 Marks)
(05 Marks)
(05 Marks)
d
.3
!w
a
o
I
J tray
:Jr "
t*.
.= .-l
yaJ
EQ),9 .P
a
<a=
r- -Y
<) 'u
cdO
coc
r'si
-)
5rj.h-
ax
aj
;6
:,6
3tt
c, t-
,IJ
>' (ts
^.. c
i b,l
'-C
o- :
VL
.J
U<
*61
(.)
z
,
2a.
b.
c.
What is path sensitization? Explain with example. (0S &{arks}
Give D-aigorithm using cubical algorithrn for autornatic test pattern generator. (10 Marks)
Using PODEM algorithnt derive tests for the circuits girren in Fig.Q2(c).
r lg.'21(c) (05 iViarks)
Explain with circuit diagrarn, hor.r, clouble-latch and single-iatch LSSD techniques to
improve testability. (tS Marks)
Expiain boundary scan method aiong with test access pat (TAP) architecture. (10 Marks)
a. Explain in detaii about syndrome driver counter and LFSR./SR methods for pseudoexaustive
pattern generator. (10 Marks)
b. Explain with ciiagrarn syncirorne checking and signature analysis compression techniques
used in a BIST environment. (tr8 M*rks)
Note: Answev any FtrVE fwll questions.
a. Why VLSI testing? Discuss in detail about testing philosophy.
b. Explain how lauits are rtrocleled in digital circuits.
c. What are ternporary laults'? Also expiain horv they are detected.
a. Give comparison betrveen testing and verification.
b. Give three different approaches for functional verification.
c. Differentiate between equivalence checking and model checking.
a. What is sintulators'/ Also cxplain cycle based sirnulation and co-simulators.
b. Explain path coverage and expression coverage tools.
c. Explain with diagrarn verification tool wavefbnn viewer.
a. Explain with clear reason how noise in signal integrity plays important
submicron technologies.
b. What are the limitations of static tiniing analysis (STAX
c. What are design checks'? E,xplain electrical and layout rule checks.
Write notes on the following:
a. AS IC verification
b. Partiai scan technique f,or testability '
c. BILBO based BIST architecture
d. Cross talk glitch analysis
f
a.
b.
),ot-o"l
Fig.Q2(c )
*,;**rr{<
(20 Marks)
7/--;i:-+'-
.l{*tv oF }
/*Pffi+:-
-]--l
usNl i i I ii I I i i i
rrrilliiiii
Secomd Senaester M"Teeh.
Systeum
Tirne: 3 hrs.
Begree Exaxmimwtion, .Fe.:lme/-Iuly 2SI 6
erE? G$rilp $esilWsn
Max. Marks: trCIO
148V8255
(08 S{erks}
(.05 &trarks)
{S6 },'$arks}
(10 Marks)
(I0 Marks)
()
()
Q
9r
!
()xo0#(g=
'}4-
(gJ
;(r) I
(Bv
=bi
F0J
?a
aX
oQ)
{L
ffL
-(tr
9i
a-
c-F
()i
(h (J
d):
UT ,I
l- (J
?r
> t-
-^o
cco
4)=
+ c.)
i-o)
o
-N
0)
z
f
Note: Answer eny FIVE full cJuestions.
a. Define SOC. Compare SOC, SIP and SOB. (04 Marks)
b. Whai is the significance ofl'reusable macros' (lP) rn the designing of SOC? Explain various
types of,reusable rnacros (IP) used in SOC. (08 &farks)
c. Define the terrn'design nroductivity gan'. Also discuss the eflbct of this ontime to market.
(#E &,Ierks)
a- What is the importance of using specifications in SOC d"esign? Explain the types of
specification used in detail. (Is Marksi
b. With the help cf neat diagranr. explain the principle of waterfall ctesign flcw used in SOC.
{18 &farksi
Write notes crn :
a. ESL Design Flow
b. Constant Field Scaling
c. Timing Closure Probier:l
a. Discuss the challenges associated with the design of'MpSoC.
b, What is XTMP model? Explain the steps required to design an XTMP model.
a- Compare the characteristics between NOR and NAND flash rnemory. With neat diagrarn,
Explain the rvorking of NoR Flaslr menlor)/. (18 Marks)
b. Explain the various mapping techniques used in Cache rnemory architectrire. (10 Marks)
a. Discuss the limitatiotts of Bus based architecture used in neiwork on chip (NOC). (10 Marks)
b. Discuss abcut the various routing techniques used in NOC. {10 h{arks)
a. With tile help of timing diagrarn, explain the riifferent rjata transfer moctes used in tsus based
NOC. (15 &IarEts)
b. Explain the worm hole switching in Soc. {05 &,[*rks]
a. What is TIE Language? Wrtte a program in TIE Langllage to adri a new register file and a
new instruction to the Xtensa processor. (0S &derks)
b. Explain the energy aware on-chlp communication system design. (trs iVflarks)
a***r<

More Related Content

PDF
2nd Semester M Tech: Computer Science and Engineering (Jun-2016) Question Pa...
PDF
4th Semester M Tech: Computer Science and Engineering (Jun-2016) Question Papers
PDF
4th Semester M Tech: VLSI Design and Embedded System (June-2016) Question Papers
PDF
2nd Semester M Tech: Structural Engineering (June-2016) Question Papers
PDF
3rd Semester (June-2016) Computer Science and Information Science Engineering...
PDF
1st and 2nd Semester M Tech: Computer Science and Engineering (Dec-2015; Jan-...
PDF
2nd Semester M Tech: Structural Engineering (June-2015) Question Papers
PDF
7th Semester Electronics and Communication Engineering (Dec-2015; Jan-2016) Q...
2nd Semester M Tech: Computer Science and Engineering (Jun-2016) Question Pa...
4th Semester M Tech: Computer Science and Engineering (Jun-2016) Question Papers
4th Semester M Tech: VLSI Design and Embedded System (June-2016) Question Papers
2nd Semester M Tech: Structural Engineering (June-2016) Question Papers
3rd Semester (June-2016) Computer Science and Information Science Engineering...
1st and 2nd Semester M Tech: Computer Science and Engineering (Dec-2015; Jan-...
2nd Semester M Tech: Structural Engineering (June-2015) Question Papers
7th Semester Electronics and Communication Engineering (Dec-2015; Jan-2016) Q...

What's hot (20)

PDF
4th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
4th Semester (June-2016) Computer Science and Information Science Engineering...
PDF
5th Semeste Electronics and Communication Engineering (Dec-2015; Jan-2016) Qu...
PDF
4th Semester M Tech: Structural Engineering (June-2016) Question Papers
PDF
1st Semester Physics Cycle (Dec-2015; Jan-2016) Question Papers
PDF
5th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
3rd Semester Electronics and Communication Engineering (June-2016) Question P...
PDF
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
8th Semester (Dec-2015; Jan-2016) Computer Science and Information Science En...
PDF
5th Semester Mechanical Engineering (June-2016) Question Papers
PDF
8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
2nd Semester M Tech: CMOS VLSI Design (June-2015) Question Papers
PDF
1st Semester M Tech: Computer Science and Engineering (Jun-2016) Question Pa...
PDF
6th Semeste Electronics and Communication Engineering (Dec-2015; Jan-2016) Qu...
PDF
4th Semester Mechanical Engineering (June-2016) Question Papers
PDF
6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
5th Semester (June-2016) Computer Science and Information Science Engineering...
PDF
3rd Semester (July-2016) Civil Engineering Question Paper
PDF
7th Semester Mechanical Engineering (Dec-2015; Jan-2016) Question Papers
PDF
3rd Semester Electronic and Communication Engineering (2013-June) Question P...
4th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
4th Semester (June-2016) Computer Science and Information Science Engineering...
5th Semeste Electronics and Communication Engineering (Dec-2015; Jan-2016) Qu...
4th Semester M Tech: Structural Engineering (June-2016) Question Papers
1st Semester Physics Cycle (Dec-2015; Jan-2016) Question Papers
5th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
3rd Semester Electronics and Communication Engineering (June-2016) Question P...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
8th Semester (Dec-2015; Jan-2016) Computer Science and Information Science En...
5th Semester Mechanical Engineering (June-2016) Question Papers
8th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
2nd Semester M Tech: CMOS VLSI Design (June-2015) Question Papers
1st Semester M Tech: Computer Science and Engineering (Jun-2016) Question Pa...
6th Semeste Electronics and Communication Engineering (Dec-2015; Jan-2016) Qu...
4th Semester Mechanical Engineering (June-2016) Question Papers
6th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
5th Semester (June-2016) Computer Science and Information Science Engineering...
3rd Semester (July-2016) Civil Engineering Question Paper
7th Semester Mechanical Engineering (Dec-2015; Jan-2016) Question Papers
3rd Semester Electronic and Communication Engineering (2013-June) Question P...
Ad

Similar to 2nd Semester M Tech: VLSI Design and Embedded System (June-2016) Question Papers (20)

PDF
7th Semester Electronic and Communication Engineering (June/July-2015) Questi...
PDF
3rd Semester M Tech CMOS VLSI Design (Dec-2013) Question Papers
PDF
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
PDF
2013-June: 7th Semester E & C Question Papers
PDF
7th Semester Electronic and Communication Engineering (2013-June) Question Pa...
PDF
7th Semester Electronic and Communication Engineering (2013-December) Questio...
PDF
8th Semester Electronic and Communication Engineering (June/July-2015) Questi...
PDF
8th Semester (Dec-2013) Electronic and Communication Engineering Question Pap...
PDF
8th Semester Electronic and Communication Engineering (2013-June) Question Pa...
PDF
6th Semester Electronic and Communication Engineering (2013-June) Question Pa...
PDF
7th Semester (June; July-2014) Electronics and Communication Engineering Ques...
PDF
6th Semester Electronic and Communication Engineering (2013-December) Questio...
DOCX
20 questions cmos ckts
PDF
6th Semester Electronic and Communication Engineering (June/July-2015) Questi...
DOCX
14 ei506
PDF
1st Semester M Tech CMOS VLSI Design (Dec-2013) Question Papers
PDF
1st and 2nd Semester 2018 scheme C cycle model question papers
PDF
Vlsi model question paper 3 (june 2021)
7th Semester Electronic and Communication Engineering (June/July-2015) Questi...
3rd Semester M Tech CMOS VLSI Design (Dec-2013) Question Papers
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
7th Semeste Electronics and Communication Engineering (June-2016) Question Pa...
2013-June: 7th Semester E & C Question Papers
7th Semester Electronic and Communication Engineering (2013-June) Question Pa...
7th Semester Electronic and Communication Engineering (2013-December) Questio...
8th Semester Electronic and Communication Engineering (June/July-2015) Questi...
8th Semester (Dec-2013) Electronic and Communication Engineering Question Pap...
8th Semester Electronic and Communication Engineering (2013-June) Question Pa...
6th Semester Electronic and Communication Engineering (2013-June) Question Pa...
7th Semester (June; July-2014) Electronics and Communication Engineering Ques...
6th Semester Electronic and Communication Engineering (2013-December) Questio...
20 questions cmos ckts
6th Semester Electronic and Communication Engineering (June/July-2015) Questi...
14 ei506
1st Semester M Tech CMOS VLSI Design (Dec-2013) Question Papers
1st and 2nd Semester 2018 scheme C cycle model question papers
Vlsi model question paper 3 (june 2021)
Ad

More from BGS Institute of Technology, Adichunchanagiri University (ACU) (20)

PDF
4th Semester Computer Science and Engineering (ACU-2022) Question Paper
PDF
3rd Semester Computer Science and Engineering (ACU - 2022) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU - 2021) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU-2022) Question papers
PDF
3rd Semester Computer Science and Engineering (ACU) Question papers
DOCX
3rd Semester Computer Science and Engineering (ACU) Question papers
PDF
8th Semester Civil Engineering Question Papers June/july 2018
PDF
7th Semester Civil Engineering Question Papers June/july 2018
PDF
6th Semester Civil Engineering Question Papers June/july 2018
PDF
5th Semester Civil Engineering Question Papers June/july 2018
PDF
4th Semester Civil Engineering Question Papers June/july 2018
PDF
3rd Semester Civil Engineering Question Papers June/july 2018
PDF
8th Semester Mechanical Engineering (June-2016) Question Papers
PDF
7th Semester Mechanical Engineering (June-2016) Question Papers
PDF
6th Semester Mechanical Engineering (June-2016) Question Papers
PDF
3rd Semester Mechanical Engineering (June-2016) Question Papers
PDF
8th Semester (June-2016) Computer Science and Information Science Engineering...
4th Semester Computer Science and Engineering (ACU-2022) Question Paper
3rd Semester Computer Science and Engineering (ACU - 2022) Question papers
3rd Semester Computer Science and Engineering (ACU - 2021) Question papers
3rd Semester Computer Science and Engineering (ACU) Question papers
3rd Semester Computer Science and Engineering (ACU) Question papers
3rd Semester Computer Science and Engineering (ACU) Question papers
3rd Semester Computer Science and Engineering (ACU-2022) Question papers
3rd Semester Computer Science and Engineering (ACU) Question papers
3rd Semester Computer Science and Engineering (ACU) Question papers
8th Semester Civil Engineering Question Papers June/july 2018
7th Semester Civil Engineering Question Papers June/july 2018
6th Semester Civil Engineering Question Papers June/july 2018
5th Semester Civil Engineering Question Papers June/july 2018
4th Semester Civil Engineering Question Papers June/july 2018
3rd Semester Civil Engineering Question Papers June/july 2018
8th Semester Mechanical Engineering (June-2016) Question Papers
7th Semester Mechanical Engineering (June-2016) Question Papers
6th Semester Mechanical Engineering (June-2016) Question Papers
3rd Semester Mechanical Engineering (June-2016) Question Papers
8th Semester (June-2016) Computer Science and Information Science Engineering...

Recently uploaded (20)

PPTX
Cell Structure & Organelles in detailed.
PPTX
PPT- ENG7_QUARTER1_LESSON1_WEEK1. IMAGERY -DESCRIPTIONS pptx.pptx
PPTX
GDM (1) (1).pptx small presentation for students
PDF
grade 11-chemistry_fetena_net_5883.pdf teacher guide for all student
PPTX
master seminar digital applications in india
PDF
Black Hat USA 2025 - Micro ICS Summit - ICS/OT Threat Landscape
PDF
O7-L3 Supply Chain Operations - ICLT Program
PDF
Basic Mud Logging Guide for educational purpose
PDF
Abdominal Access Techniques with Prof. Dr. R K Mishra
PDF
Insiders guide to clinical Medicine.pdf
PDF
Physiotherapy_for_Respiratory_and_Cardiac_Problems WEBBER.pdf
PDF
Complications of Minimal Access Surgery at WLH
PDF
The Lost Whites of Pakistan by Jahanzaib Mughal.pdf
PDF
Microbial disease of the cardiovascular and lymphatic systems
PPTX
human mycosis Human fungal infections are called human mycosis..pptx
PDF
STATICS OF THE RIGID BODIES Hibbelers.pdf
PDF
FourierSeries-QuestionsWithAnswers(Part-A).pdf
PPTX
Microbial diseases, their pathogenesis and prophylaxis
PPTX
Lesson notes of climatology university.
PDF
TR - Agricultural Crops Production NC III.pdf
Cell Structure & Organelles in detailed.
PPT- ENG7_QUARTER1_LESSON1_WEEK1. IMAGERY -DESCRIPTIONS pptx.pptx
GDM (1) (1).pptx small presentation for students
grade 11-chemistry_fetena_net_5883.pdf teacher guide for all student
master seminar digital applications in india
Black Hat USA 2025 - Micro ICS Summit - ICS/OT Threat Landscape
O7-L3 Supply Chain Operations - ICLT Program
Basic Mud Logging Guide for educational purpose
Abdominal Access Techniques with Prof. Dr. R K Mishra
Insiders guide to clinical Medicine.pdf
Physiotherapy_for_Respiratory_and_Cardiac_Problems WEBBER.pdf
Complications of Minimal Access Surgery at WLH
The Lost Whites of Pakistan by Jahanzaib Mughal.pdf
Microbial disease of the cardiovascular and lymphatic systems
human mycosis Human fungal infections are called human mycosis..pptx
STATICS OF THE RIGID BODIES Hibbelers.pdf
FourierSeries-QuestionsWithAnswers(Part-A).pdf
Microbial diseases, their pathogenesis and prophylaxis
Lesson notes of climatology university.
TR - Agricultural Crops Production NC III.pdf

2nd Semester M Tech: VLSI Design and Embedded System (June-2016) Question Papers

  • 1. &nA 8"m 1v1 :fe-ch EC USN I4EYEzI (06 Marks) 8 nm, Pn = 450cmz /V-S (06 Marks) for input impedance for the (06 Marks) d(J () Lr o. 'J) cd C) 0) ri 8Pbo* .Y? (€ u, 7tn qco .= c (d"f, o)= -4) E9 ()() c6O E c0( o }E5s- !d -2u tsa- -xtrE5d()i ?.Y 6: 3()(,lE tr() 5.v> (* 50-trb0 (l)= o. hi L o (.r< - C..l C) z (B P E Time: 3 hrs. Max. Marks:100 Note: Answer any FIV'E.full questions. a. Derive the expression for drain current of enhancement NIVIOSFET operating in saturation. (08 Marks) b. What is channel length modulation? Plot V-l characteristics of enhancement MOSFET showing effect of it. If the length of MOSFET is doubled, plot V-I characteristics clearly a. Derive the expression for voltage gain of common source amplifier with diode connected NMOS load. (08 Marks) b. Obtain the expression for output impedance of the source follower. (06 Marks) c. For circuit shown in Fig. Q2 (c), calculate the voltage gain using small signal equivalent circuit. Assume 1" : 0. (06 Marks) Vbo Po .4 v)5-.t Fie. Q2 (c) circuit,, derive expression showing the change in slope. c. Consider process technology for which Lmin : 0.4 Fffi , tox : and V, :0.7Y i) Find C.,* and Ki . ii) For a MosFET with I - ^tl*L O.Bprm Calculate Vcs and Vns,,,i,, with dc current [,, = l00pA . Using high frequency equivalent circuit shown in Fig. Q3 (a). v v r...-h Fig. Q3 (a) b. Using superposition principle, derive the expression for small coupled differential amplifier with resistive load. c. With help of basic differential pair with resistive load derive Gilbert cell and describe the same. signal voltage gain of source (06 Marks) the schematic design for (08 Marks) I nf ?
  • 2. 4a. b. a. b. I4E.YEzI Derive the expression for voltage gain of the active current mirror circuit with differential pair. (10 Marks) Through relevant circuit diagram, explain how gain boosting and boosting of output impedance is achieved in cascade stage. (10 Marks) Sketch the circuit of three stage ring oscillator. Determine individual stage gain andpoles of the system. (10 Marks) Derive the mathematical model of VCO. Describe the performance parameters of VCO. (I0 Marks) a. Explain the principle of simple Pn-L with relevant block diagram and waveform. (06Marks) b. With neat diagram, explain charge-pump PLL. (08 Marks) c. Explain how PTAT currents are generated, discuss the various schematic designs used to generate the PTAT currents. (06 Marks) Explain temperature independent references. Find the expression for positive temperature7a. b. coefficient (TC) voltage and negative TC voltage. Explain ADC specification with relevant diagrams and examples. (10 Marks) (10 Marks) a. Describe the R-2R ladder DAC architecture for 4 bit DAC. Find the analog output using R- 2R ladder DAC rnethod for the input digital words 1000, 1100 and 1010. Assume Vng: 8 VandRp:2R (08 Marks) For 6 bit charge scaling DAC using split capacitance, find the DAC output for digital input i) 010000 and ii) 000100. Also write the equivalent circuit. Assume Vnrp: 5 V. ios rvruir.r) Draw the block diagram of the successive approximation ADC architecture and also explain the algorithm used to find digital output. (04 Marks) b. c. 8***8
  • 3. USN t{HVE22 Low Power VLSI Design Time: 3 hrs. M ax. M arks: 1 00 Note: Answer any FIVE full qwestions" a. Explain the need for Low Power VLSI design. (08 Marks) b. With usual notations show that dynamic power dissipation in an inverter is given by Pa: C. V'f The chip size of a CPU is 15mm x 25mm with clock frequency of 300 MHz operating at3.3V. The length of the clock routing is estirnated to be twice the circumference of the chip. Assume that the clock signal is routed on a metal layer with a width of 1.2pm and the parasitic capacitance of the metal layer is I fFitrrm2. What is the power dissipation of the clock signal? (12 Marks) a. Explain with neat diagram, the structure of MIS diode. f)raw the energy band diagram of unbiased MIS diode. (08 Marks) b. Explain the advantages and lirnitations of SPICE Power Analysis Method. (06 Marks) c. Derive an expression for number of samples 'N' required for stopping criteria in Monte Carlo Sirnulation. (06 Marks) Compute the transition density and static probability of Y : ab + c. Given P(a) : 0.2 , P(b):0.3 , F(c):0.4 , D(a): 1 , D(b) :2 and D(c):3. (t0Marks) Define Signal Entropy. Explain power estimation of combinational logic using entropy analysis. (I0 Martrs) b. a. b. b. O () li ii a o q) ,;l nr ox I .i OC .=N otr -E 0) d'r *, -,r, AA (,:i !U <.r c) oo= )+ -c5 3o) o;ch- oj ;6 -oE,!U)L= 'F C) 5.v troo Lr C) E: .J ci U'< ; Z (t ln a. Derive relation between Conditional probability and Frequency. b. For combinational circuit, rvrite the algorithm horv Transition density analysis at gate level. c. Briefly explain the characterization of logic signals. What are Glitches? What is minimized? Explain bnefly the itrliowing : their effect on power consumption? i) Latches ii) Flip flops. (07 Marks) is used for power (07 Marks) (06 Marks) How can they be (10 Marks) (10 Marks) 8a. b. a. Discuss sources of Power dissipation in SRAM and DRAM. b. How do you optimize power consumption for design case like FIR filter? Explain the power analysis and estimation technique at the algorithrn ievel. Write short notes on : i) 8 - bit Wallace multiplier. ii) Low power digital cell library. What is Gate Reorgani'zation? Briefiy explain different power saving techniques through Gate reorganization, Signal gating and Logic encoding techniques. (12 Marks) What is Precotnputation Logic? E,xplain the precompr-rtation logic for an n - bit comparator. (08 Marks) (10 Marks) (10 Marks) (I0 Marks) (10 Marks)
  • 4. USf.{ Time: 3 hrs. VL$t TestEurg and Verification M ax. M arks: I 00 14EVE23 2&16 (10 Marks) (05 Marks) (05 ${arks) (04 Mar*si (06 Marks) (10 Marks) (10 Marks) (05 Marks) (05 NIarks) role in deep (10 Marks) (05 Marks) (05 Marks) d .3 !w a o I J tray :Jr " t*. .= .-l yaJ EQ),9 .P a <a= r- -Y <) 'u cdO coc r'si -) 5rj.h- ax aj ;6 :,6 3tt c, t- ,IJ >' (ts ^.. c i b,l '-C o- : VL .J U< *61 (.) z , 2a. b. c. What is path sensitization? Explain with example. (0S &{arks} Give D-aigorithm using cubical algorithrn for autornatic test pattern generator. (10 Marks) Using PODEM algorithnt derive tests for the circuits girren in Fig.Q2(c). r lg.'21(c) (05 iViarks) Explain with circuit diagrarn, hor.r, clouble-latch and single-iatch LSSD techniques to improve testability. (tS Marks) Expiain boundary scan method aiong with test access pat (TAP) architecture. (10 Marks) a. Explain in detaii about syndrome driver counter and LFSR./SR methods for pseudoexaustive pattern generator. (10 Marks) b. Explain with ciiagrarn syncirorne checking and signature analysis compression techniques used in a BIST environment. (tr8 M*rks) Note: Answev any FtrVE fwll questions. a. Why VLSI testing? Discuss in detail about testing philosophy. b. Explain how lauits are rtrocleled in digital circuits. c. What are ternporary laults'? Also expiain horv they are detected. a. Give comparison betrveen testing and verification. b. Give three different approaches for functional verification. c. Differentiate between equivalence checking and model checking. a. What is sintulators'/ Also cxplain cycle based sirnulation and co-simulators. b. Explain path coverage and expression coverage tools. c. Explain with diagrarn verification tool wavefbnn viewer. a. Explain with clear reason how noise in signal integrity plays important submicron technologies. b. What are the limitations of static tiniing analysis (STAX c. What are design checks'? E,xplain electrical and layout rule checks. Write notes on the following: a. AS IC verification b. Partiai scan technique f,or testability ' c. BILBO based BIST architecture d. Cross talk glitch analysis f a. b. ),ot-o"l Fig.Q2(c ) *,;**rr{< (20 Marks)
  • 5. 7/--;i:-+'- .l{*tv oF } /*Pffi+:- -]--l usNl i i I ii I I i i i rrrilliiiii Secomd Senaester M"Teeh. Systeum Tirne: 3 hrs. Begree Exaxmimwtion, .Fe.:lme/-Iuly 2SI 6 erE? G$rilp $esilWsn Max. Marks: trCIO 148V8255 (08 S{erks} (.05 &trarks) {S6 },'$arks} (10 Marks) (I0 Marks) () () Q 9r ! ()xo0#(g= '}4- (gJ ;(r) I (Bv =bi F0J ?a aX oQ) {L ffL -(tr 9i a- c-F ()i (h (J d): UT ,I l- (J ?r > t- -^o cco 4)= + c.) i-o) o -N 0) z f Note: Answer eny FIVE full cJuestions. a. Define SOC. Compare SOC, SIP and SOB. (04 Marks) b. Whai is the significance ofl'reusable macros' (lP) rn the designing of SOC? Explain various types of,reusable rnacros (IP) used in SOC. (08 &farks) c. Define the terrn'design nroductivity gan'. Also discuss the eflbct of this ontime to market. (#E &,Ierks) a- What is the importance of using specifications in SOC d"esign? Explain the types of specification used in detail. (Is Marksi b. With the help cf neat diagranr. explain the principle of waterfall ctesign flcw used in SOC. {18 &farksi Write notes crn : a. ESL Design Flow b. Constant Field Scaling c. Timing Closure Probier:l a. Discuss the challenges associated with the design of'MpSoC. b, What is XTMP model? Explain the steps required to design an XTMP model. a- Compare the characteristics between NOR and NAND flash rnemory. With neat diagrarn, Explain the rvorking of NoR Flaslr menlor)/. (18 Marks) b. Explain the various mapping techniques used in Cache rnemory architectrire. (10 Marks) a. Discuss the limitatiotts of Bus based architecture used in neiwork on chip (NOC). (10 Marks) b. Discuss abcut the various routing techniques used in NOC. {10 h{arks) a. With tile help of timing diagrarn, explain the riifferent rjata transfer moctes used in tsus based NOC. (15 &IarEts) b. Explain the worm hole switching in Soc. {05 &,[*rks] a. What is TIE Language? Wrtte a program in TIE Langllage to adri a new register file and a new instruction to the Xtensa processor. (0S &derks) b. Explain the energy aware on-chlp communication system design. (trs iVflarks) a***r<