This paper proposes a Low Transition Linear Feedback Shift Register (LT-LFSR) technique to reduce average and peak power during testing. The LT-LFSR combines two methods: 1) Bipartite LFSR which inserts half-identical patterns between vectors to reduce transitions by half, and 2) Random Injection which preserves randomness by injecting random bits when patterns are complements. The proposed LT-LFSR architecture utilizes both methods to generate test patterns with up to 77% lower average and 49% lower peak power compared to a standard LFSR. Experimental results on a 16-bit and 20-bit LFSR validate the power reduction capabilities of the LT-LFSR technique.