This document describes a top-down digital design flow using Synopsys Design Compiler for logic synthesis, Mentor Modelsim for simulation, and Cadence Encounter for placement and routing. It provides instructions for each step of the flow, from RTL design and simulation to synthesis, placement and routing, and back-annotation. An example FIR filter design is used to demonstrate the full flow. The document also recommends organizing design projects using a script that sets up a directory structure to manage design files for the different EDA tools.