SlideShare a Scribd company logo
28,South Usman Road,, TNagar,
Chennai-17. Ph : 044-43855940
Mobile : +91-8680802110 Web :
www.temasolution.com email :
temasolution@gmail.com

S.NO
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19

VLSI
A 2.63 Mbit/S VLSI Implementation Of SISO Arithmetic Decoders For
High Performance Joint Source Channel Codes
3-D Mesh-Based Optical Network-On-Chip For Multiprocessor SystemOn-Chip
A Built-In Repair Analyzer With Optimal Repair Rate For WordOriented Memories
A Fast-Locking All-Digital Deskew Buffer With Duty-Cycle Correction
A High-Speed Low-Complexity Modified FFT Processor For High Rate
WPAN Applications
A Low-Complexity Turbo Decoder Architecture For Energy-Efficient
Wireless Sensor Networks
A Meet-In-The-Middle Algorithm For Fast Synthesis Of Depth-Optimal
Quantum Circuits
AC-Plus Scan Methodology For Small Delay Testing And
Characterization
Addressing Transient And Permanent Faults In Noc With Efficient
Fault-Tolerant Deflection Router
All-Digital Fast-Locking Pulse Width-Control Circuit With
Programmable Duty Cycle
An Analytical Latency Model For Networks-On-Chip
An Energy-Efficient L2 Cache Architecture Using Way Tag
Information Under Write-Through Policy
An On-Chip Network Fabric Supporting Coarse-Grained Processor
Array
An Ultra Synchronization Checking Method With Trace-Driven
Simulation For Fast And Accurate MP Soc Virtual Platform Simulation
V15.Application Space Exploration Of A Heterogeneous Run-Time
Configurable Digital Signal Processor
Architecture For Real-Time Nonparametric Probability Density
Function Estimation
Built-In Generation Of Functional Broadside Tests Using A Fixed
Hardware Structure
A Built-In Self-Repair Scheme For 3-D Rams With Interdie
Redundancy
Check Pointing For Virtual Platforms And System C-TLM

Further more details visit: http://www.temasolution.com/
send your request to : info@temasolution.com

CODE
VL1
VL2
VL3
VL4
VL5
VL6
VL7
VL8
VL9
VL10
VL11
VL12
VL13
VL14
VL15
VL16
VL17
VL18
VL19
28,South Usman Road,, TNagar,
Chennai-17. Ph : 044-43855940
Mobile : +91-8680802110 Web :
www.temasolution.com email :
temasolution@gmail.com

20
21
22
23
24
25

26
27
28
29
30
31
32
33
34
35
36
37
38
39
40

Circuit-Level Timing Error Tolerance For Low-Power DSP Filters And
Transforms
Combined Architecture/Algorithm Approach To Fast FPGA Routing
CORDIC Designs For Fixed Angle Of Rotation
Design And Implementation Of An On-Chip Permutation Network For
Multiprocessor System-On-Chip
Design Of Digit-Serial FIR Filters: Algorithms, Architectures, And A
CAD Tool
Efficient Implementation Of Reconfigurable Warped Digital Filters
With Variable Low-Pass, High-Pass, Band Pass, And Band Stop
Responses
Error Detection In Majority Logic Decoding Of Euclidean Geometry
Low Density Parity Check (EG-LDPC) Codes
Exploration And Optimization Of 3-D Integrated DRAM Subsystems
Glitch-Free NAND-Based Digitally Controlled Delay-Lines
Improved Trace Buffer Observation Via Selective Data Capture Using
2-D Compaction For Post-Silicon Debug
IsoNet: Hardware-Based Job Queue Management For Many-Core
Architectures
Joint Decoding Of LDPC Code And Phase Factors For OFDM Systems
With PTS PAPR Reduction
Low-Overhead Fault-Tolerance Technique for a Dynamically
Reconfigurable Softcore Processor
Latch-Based Performance Optimization For Field-Programmable Gate
Arrays
MDC FFT/IFFT Processor With Variable Length For MIMO-OFDM
Systems
Mining Hardware Assertions With Guidance From Static Analysis
NCTU-GR 2.0: Multithreaded Collision-Aware Global Routing With
Bounded-Length Maze Routing
Novel MIMO Detection Algorithm For High-Order Constellations In
The Complex Domain
On The Fixed-Point Accuracy Analysis And Optimization Of
Polynomial Specifications
Pipelined Radix- Feed Forward FFT Architectures
Pragmatic Integration Of An SRAM Row Cache In Heterogeneous 3-D

Further more details visit: http://www.temasolution.com/
send your request to : info@temasolution.com

VL20
VL21
VL22
VL23
VL24
VL25

VL26
VL27
VL28
VL29
VL30
VL31
VL32
VL33
VL34
VL35
VL36
VL37
VL38
VL39
VL40
28,South Usman Road,, TNagar,
Chennai-17. Ph : 044-43855940
Mobile : +91-8680802110 Web :
www.temasolution.com email :
temasolution@gmail.com

41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61

DRAM Architecture Using TSV
Reconfigurable Adaptive Singular Value Decomposition Engine Design
For High-Throughput MIMO-OFDM Systems
Scalability Analysis Of Memory Consistency Models In Noc-Based
Distributed Shared Memory Socs
Scaling Energy Per Operation Via An Asynchronous Pipeline
Secure Dual-Core Crypto Processor For Pairings Over Barreto-Naehrig
Curves On FPGA Platform
Selective Flexibility: Creating Domain-Specific Reconfigurable Arrays
Self-Repairing Digital System With Unified Recovery Process Inspired
By Endocrine Cellular Communication
STBC-OFDM Downlink Baseband Receiver For Mobile WMAN
Techniques For Compensating Memory Errors In JPEG2000
Test Patterns Of Multiple SIC Vectors: Theory And Application In
BIST Schemes
The LUT-SR Family Of Uniform Random Number Generators For
FPGA Architectures
Theoretical Modeling Of Elliptic Curve Scalar Multiplier On LUTBased Fpgas For Area And Speed
A 2.63 Mbit/S VLSI Implementation Of SISO Arithmetic Decoders For
High Performance Joint Source Channel Codes
A Flexible And Customizable Architecture For The Relaxation Labeling
Algorithm
A Novel VLSI DHT Algorithm For A Highly Modular And Parallel
Architecture
An Adaptive Subsystem Based Algorithm For Channel Equalization In
A SIMO System
Binary Discrete Cosine And Hartley Transforms
Computing Two-Pattern Test Cubes For Transition Path Delay Faults
Design Of Hardware Function Evaluators Using Low-Overhead NonUniform Segmentation With Address Remapping
DS-CDMA Implementation With Iterative Multiple Access Interference
Cancellation
V60.FPGA-Based 40.9-Gbits/S Masked AES With Area Optimization
For Storage Area Network
Low-Resolution DAC-Driven Linearity Testing Of Higher Resolution

Further more details visit: http://www.temasolution.com/
send your request to : info@temasolution.com

VL41
VL42
VL43
VL44
VL45
VL46
VL47
VL48
VL49
VL50
VL51
VL52
VL53
VL54
VL55
VL56
VL57
VL58
VL59
VL60
VL61
28,South Usman Road,, TNagar,
Chennai-17. Ph : 044-43855940
Mobile : +91-8680802110 Web :
www.temasolution.com email :
temasolution@gmail.com

62
63
64
65
66
67
68
69
70
71
72

Adcs Using Polynomial Fitting Measurements
Low-Cost FIR Filter Designs Based On Faithfully Rounded Truncated
Multiple Constant Multiplication/Accumulation
One Analog STBC-DCSK Transmission Scheme Not Requiring
Channel State Information
Reconfigurable Accelerator For The Word-Matching Stage Of
BLASTN
Reduced-Complexity LCC Reed–Solomon Decoder Based On Unified
Syndrome Computation
Scale-Free Hyperbolic CORDIC Processor And Its Application To
Waveform Generation
Scaling, Offset, And Balancing Techniques In FFT-Based BP Non
Binary LDPC Decoders
Two-Rate Based Low-Complexity Variable Fractional-Delay FIR Filter
Structures
VLSI Architectures For The 4-Tap And 6-Tap 2-D Daubechies Wavelet
Filters Using Algebraic Integers
VLSI Implementation Of A Low-Cost High-Quality Image Scaling
Processor
VLSI Implementation Of A Multi-Mode Turbo/LDPC Decoder
Architecture
An Efficient Interpolation-Based Chase BCH Decoder

Further more details visit: http://www.temasolution.com/
send your request to : info@temasolution.com

VL62
VL63
VL64
VL65
VL66
VL67
VL68
VL69
VL70
VL71
VL72

More Related Content

PDF
VLSI-IEEE-2013 PROJECTS
PDF
Vlsi projects
PDF
VLSI IEEE 2012 Project @ Hades InfoTech
DOCX
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
DOC
M tech-2015 vlsi-new
PDF
Vlsi titles 2014 2013 2012 2011
PDF
Il3614731475
PDF
m.tech VLSI-2017-18 --9581464142-msr projects
VLSI-IEEE-2013 PROJECTS
Vlsi projects
VLSI IEEE 2012 Project @ Hades InfoTech
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
M tech-2015 vlsi-new
Vlsi titles 2014 2013 2012 2011
Il3614731475
m.tech VLSI-2017-18 --9581464142-msr projects

What's hot (14)

DOCX
Vlsi ieee 2014 project titles
PDF
Ns2 iieee papers 2018 project titles
PDF
Jg3515961599
PDF
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
PDF
Study of FPGA Based Multi Channel Analyzer for Gamma Ray and X Ray Spectrometry
PDF
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
PDF
FPGA Implementation of Efficient Viterbi Decoder for Multi-Carrier Systems
PDF
2014 IEEE Network Simulations(NS-2&NS-3) based Network Communication Projects
PDF
Float-based Pipeline Monitoring Network
PDF
FFM_–_Technical_Brief_–_Network_Solutions_for_Intelligence_Surveillance_and_R...
PDF
Implementation of Viterbi Decoder on FPGA to Improve Design
DOCX
ECE MATLAB COMMUNICATION 2014 LIST
DOCX
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Vlsi ieee 2014 project titles
Ns2 iieee papers 2018 project titles
Jg3515961599
VLSI Projects, IC Design, Low Power VLSI, Power Management, BIST, FPGA Projec...
Study of FPGA Based Multi Channel Analyzer for Gamma Ray and X Ray Spectrometry
2013 14-vlsi-project-titles-for-me-mtech-pantech-pro ed
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
FPGA Implementation of Efficient Viterbi Decoder for Multi-Carrier Systems
2014 IEEE Network Simulations(NS-2&NS-3) based Network Communication Projects
Float-based Pipeline Monitoring Network
FFM_–_Technical_Brief_–_Network_Solutions_for_Intelligence_Surveillance_and_R...
Implementation of Viterbi Decoder on FPGA to Improve Design
ECE MATLAB COMMUNICATION 2014 LIST
Vlsi IEEE 2014 titles 2014_2015_CSE/IT/ECE/EEE/ STUDENTS IN CHENNAI (S3 INFO...
Ad

Viewers also liked (8)

DOC
The eye-gaze-communication-system-1.doc(updated)
PPTX
5 pen pc technology ppt for seminor
DOCX
Doc of 5 pen pc technology
PPT
Eye gaze2
DOCX
Best topics for seminar
PDF
How to Make Awesome SlideShares: Tips & Tricks
PDF
Getting Started With SlideShare
The eye-gaze-communication-system-1.doc(updated)
5 pen pc technology ppt for seminor
Doc of 5 pen pc technology
Eye gaze2
Best topics for seminar
How to Make Awesome SlideShares: Tips & Tricks
Getting Started With SlideShare
Ad

Similar to IEEE REAL TIME PROJECT FOR VLSI (20)

DOC
Ieeee 2014 vlsi completed projects
DOC
Ieee project titles 2015 16
PDF
Vlsi 2014 15
DOCX
Vlsi 2015 2016 ieee project list-(v)_with abstract
DOCX
VLSI IEEE B.E/B.Tech 2014-15 TITLES
PDF
VLSI TITLES 2022- 23.pdf
PPT
Cisco crs1
DOCX
Ieee Vlsi Titles
DOCX
Matlab IEEE 2015 2016 ieee project list (S3 Infotech-9884848198)
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
DOCX
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
PDF
Ieee 2012 titles for vlsi
PPT
DOCX
Optimal configuration of network
PDF
A new method for self-organized dynamic delay loop associated pipeline with ...
PDF
2014 Hardware Based IEEE Projects in VLSI
PDF
2013 IEEE M.tech vlsi
Ieeee 2014 vlsi completed projects
Ieee project titles 2015 16
Vlsi 2014 15
Vlsi 2015 2016 ieee project list-(v)_with abstract
VLSI IEEE B.E/B.Tech 2014-15 TITLES
VLSI TITLES 2022- 23.pdf
Cisco crs1
Ieee Vlsi Titles
Matlab IEEE 2015 2016 ieee project list (S3 Infotech-9884848198)
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2015 16 vlsi @dreamweb techno solutions-trichy
Ieee 2012 titles for vlsi
Optimal configuration of network
A new method for self-organized dynamic delay loop associated pipeline with ...
2014 Hardware Based IEEE Projects in VLSI
2013 IEEE M.tech vlsi

More from tema_solution (20)

PDF
Aeronautical projects
PDF
NON IEEE PROJECT TITLES FOR JAVA & DOTNET
PDF
NON IEEE PROJECT FOR ANDROID TITLES
PDF
2013 NEW PROJECT TITLES LIST FOR POWER SYSTEM
PDF
2013 NEW PROJECT TITLES LIST FOR POWER ELECTRONICS TITLES
PDF
2013 NEW PROJECT TITLES LIST FOR MECHANICAL TITLES
PDF
2013 NEW PROJECT TITLES LIST FOR MECHANICAL
PDF
2013 NEW PROJECT TITLES LIST FOR MATLAP IMAGE PROCESSING
PDF
2013 NEW PROJECT TITLES LIST FOR JAVA AND DOTNET
PDF
2013 NEW PROJECT TITLES LIST FOR EMBADDED SYSTEM
PDF
2013 NEW PROJECT TITLES LIST FOR COMMUNICATION
PDF
2013 NEW PROJECT TITLES LIST FOR ANDROID
PDF
IEEE REAL TIME PROJECT FOR POWER SYSTEM
PDF
IEEE REAL TIME PROJECTS FOR POWER ELECTRONIC
PDF
IEEE REAL TIME PROJECTS FOR ALL BRANCHES Mechanical titles
PDF
IEEE REAL TIME MATLAP COMMUNICATION PROJECTS
PDF
IEEE PROJECT FOR MATLAP IMAGE PROCESSING
PDF
NON IEEE REAL TIME PROJECT FOR JAVA,DOTNET,ANDROID
PDF
IEEE REAL TIME PROJECT FOR EMBADDED
PDF
IEEE REAL TIME PROJECT FOR ALL BRANCHES
Aeronautical projects
NON IEEE PROJECT TITLES FOR JAVA & DOTNET
NON IEEE PROJECT FOR ANDROID TITLES
2013 NEW PROJECT TITLES LIST FOR POWER SYSTEM
2013 NEW PROJECT TITLES LIST FOR POWER ELECTRONICS TITLES
2013 NEW PROJECT TITLES LIST FOR MECHANICAL TITLES
2013 NEW PROJECT TITLES LIST FOR MECHANICAL
2013 NEW PROJECT TITLES LIST FOR MATLAP IMAGE PROCESSING
2013 NEW PROJECT TITLES LIST FOR JAVA AND DOTNET
2013 NEW PROJECT TITLES LIST FOR EMBADDED SYSTEM
2013 NEW PROJECT TITLES LIST FOR COMMUNICATION
2013 NEW PROJECT TITLES LIST FOR ANDROID
IEEE REAL TIME PROJECT FOR POWER SYSTEM
IEEE REAL TIME PROJECTS FOR POWER ELECTRONIC
IEEE REAL TIME PROJECTS FOR ALL BRANCHES Mechanical titles
IEEE REAL TIME MATLAP COMMUNICATION PROJECTS
IEEE PROJECT FOR MATLAP IMAGE PROCESSING
NON IEEE REAL TIME PROJECT FOR JAVA,DOTNET,ANDROID
IEEE REAL TIME PROJECT FOR EMBADDED
IEEE REAL TIME PROJECT FOR ALL BRANCHES

Recently uploaded (20)

PDF
STATICS OF THE RIGID BODIES Hibbelers.pdf
PDF
Computing-Curriculum for Schools in Ghana
PDF
Supply Chain Operations Speaking Notes -ICLT Program
PDF
Abdominal Access Techniques with Prof. Dr. R K Mishra
PDF
VCE English Exam - Section C Student Revision Booklet
PPTX
PPH.pptx obstetrics and gynecology in nursing
PPTX
master seminar digital applications in india
PDF
Module 4: Burden of Disease Tutorial Slides S2 2025
PPTX
Cell Types and Its function , kingdom of life
PPTX
Institutional Correction lecture only . . .
PDF
Saundersa Comprehensive Review for the NCLEX-RN Examination.pdf
PDF
Complications of Minimal Access Surgery at WLH
PDF
01-Introduction-to-Information-Management.pdf
PPTX
IMMUNITY IMMUNITY refers to protection against infection, and the immune syst...
PDF
Anesthesia in Laparoscopic Surgery in India
PPTX
Pharmacology of Heart Failure /Pharmacotherapy of CHF
PDF
O7-L3 Supply Chain Operations - ICLT Program
PDF
Insiders guide to clinical Medicine.pdf
PDF
TR - Agricultural Crops Production NC III.pdf
PDF
RMMM.pdf make it easy to upload and study
STATICS OF THE RIGID BODIES Hibbelers.pdf
Computing-Curriculum for Schools in Ghana
Supply Chain Operations Speaking Notes -ICLT Program
Abdominal Access Techniques with Prof. Dr. R K Mishra
VCE English Exam - Section C Student Revision Booklet
PPH.pptx obstetrics and gynecology in nursing
master seminar digital applications in india
Module 4: Burden of Disease Tutorial Slides S2 2025
Cell Types and Its function , kingdom of life
Institutional Correction lecture only . . .
Saundersa Comprehensive Review for the NCLEX-RN Examination.pdf
Complications of Minimal Access Surgery at WLH
01-Introduction-to-Information-Management.pdf
IMMUNITY IMMUNITY refers to protection against infection, and the immune syst...
Anesthesia in Laparoscopic Surgery in India
Pharmacology of Heart Failure /Pharmacotherapy of CHF
O7-L3 Supply Chain Operations - ICLT Program
Insiders guide to clinical Medicine.pdf
TR - Agricultural Crops Production NC III.pdf
RMMM.pdf make it easy to upload and study

IEEE REAL TIME PROJECT FOR VLSI

  • 1. 28,South Usman Road,, TNagar, Chennai-17. Ph : 044-43855940 Mobile : +91-8680802110 Web : www.temasolution.com email : temasolution@gmail.com S.NO 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 VLSI A 2.63 Mbit/S VLSI Implementation Of SISO Arithmetic Decoders For High Performance Joint Source Channel Codes 3-D Mesh-Based Optical Network-On-Chip For Multiprocessor SystemOn-Chip A Built-In Repair Analyzer With Optimal Repair Rate For WordOriented Memories A Fast-Locking All-Digital Deskew Buffer With Duty-Cycle Correction A High-Speed Low-Complexity Modified FFT Processor For High Rate WPAN Applications A Low-Complexity Turbo Decoder Architecture For Energy-Efficient Wireless Sensor Networks A Meet-In-The-Middle Algorithm For Fast Synthesis Of Depth-Optimal Quantum Circuits AC-Plus Scan Methodology For Small Delay Testing And Characterization Addressing Transient And Permanent Faults In Noc With Efficient Fault-Tolerant Deflection Router All-Digital Fast-Locking Pulse Width-Control Circuit With Programmable Duty Cycle An Analytical Latency Model For Networks-On-Chip An Energy-Efficient L2 Cache Architecture Using Way Tag Information Under Write-Through Policy An On-Chip Network Fabric Supporting Coarse-Grained Processor Array An Ultra Synchronization Checking Method With Trace-Driven Simulation For Fast And Accurate MP Soc Virtual Platform Simulation V15.Application Space Exploration Of A Heterogeneous Run-Time Configurable Digital Signal Processor Architecture For Real-Time Nonparametric Probability Density Function Estimation Built-In Generation Of Functional Broadside Tests Using A Fixed Hardware Structure A Built-In Self-Repair Scheme For 3-D Rams With Interdie Redundancy Check Pointing For Virtual Platforms And System C-TLM Further more details visit: http://www.temasolution.com/ send your request to : info@temasolution.com CODE VL1 VL2 VL3 VL4 VL5 VL6 VL7 VL8 VL9 VL10 VL11 VL12 VL13 VL14 VL15 VL16 VL17 VL18 VL19
  • 2. 28,South Usman Road,, TNagar, Chennai-17. Ph : 044-43855940 Mobile : +91-8680802110 Web : www.temasolution.com email : temasolution@gmail.com 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 Circuit-Level Timing Error Tolerance For Low-Power DSP Filters And Transforms Combined Architecture/Algorithm Approach To Fast FPGA Routing CORDIC Designs For Fixed Angle Of Rotation Design And Implementation Of An On-Chip Permutation Network For Multiprocessor System-On-Chip Design Of Digit-Serial FIR Filters: Algorithms, Architectures, And A CAD Tool Efficient Implementation Of Reconfigurable Warped Digital Filters With Variable Low-Pass, High-Pass, Band Pass, And Band Stop Responses Error Detection In Majority Logic Decoding Of Euclidean Geometry Low Density Parity Check (EG-LDPC) Codes Exploration And Optimization Of 3-D Integrated DRAM Subsystems Glitch-Free NAND-Based Digitally Controlled Delay-Lines Improved Trace Buffer Observation Via Selective Data Capture Using 2-D Compaction For Post-Silicon Debug IsoNet: Hardware-Based Job Queue Management For Many-Core Architectures Joint Decoding Of LDPC Code And Phase Factors For OFDM Systems With PTS PAPR Reduction Low-Overhead Fault-Tolerance Technique for a Dynamically Reconfigurable Softcore Processor Latch-Based Performance Optimization For Field-Programmable Gate Arrays MDC FFT/IFFT Processor With Variable Length For MIMO-OFDM Systems Mining Hardware Assertions With Guidance From Static Analysis NCTU-GR 2.0: Multithreaded Collision-Aware Global Routing With Bounded-Length Maze Routing Novel MIMO Detection Algorithm For High-Order Constellations In The Complex Domain On The Fixed-Point Accuracy Analysis And Optimization Of Polynomial Specifications Pipelined Radix- Feed Forward FFT Architectures Pragmatic Integration Of An SRAM Row Cache In Heterogeneous 3-D Further more details visit: http://www.temasolution.com/ send your request to : info@temasolution.com VL20 VL21 VL22 VL23 VL24 VL25 VL26 VL27 VL28 VL29 VL30 VL31 VL32 VL33 VL34 VL35 VL36 VL37 VL38 VL39 VL40
  • 3. 28,South Usman Road,, TNagar, Chennai-17. Ph : 044-43855940 Mobile : +91-8680802110 Web : www.temasolution.com email : temasolution@gmail.com 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 DRAM Architecture Using TSV Reconfigurable Adaptive Singular Value Decomposition Engine Design For High-Throughput MIMO-OFDM Systems Scalability Analysis Of Memory Consistency Models In Noc-Based Distributed Shared Memory Socs Scaling Energy Per Operation Via An Asynchronous Pipeline Secure Dual-Core Crypto Processor For Pairings Over Barreto-Naehrig Curves On FPGA Platform Selective Flexibility: Creating Domain-Specific Reconfigurable Arrays Self-Repairing Digital System With Unified Recovery Process Inspired By Endocrine Cellular Communication STBC-OFDM Downlink Baseband Receiver For Mobile WMAN Techniques For Compensating Memory Errors In JPEG2000 Test Patterns Of Multiple SIC Vectors: Theory And Application In BIST Schemes The LUT-SR Family Of Uniform Random Number Generators For FPGA Architectures Theoretical Modeling Of Elliptic Curve Scalar Multiplier On LUTBased Fpgas For Area And Speed A 2.63 Mbit/S VLSI Implementation Of SISO Arithmetic Decoders For High Performance Joint Source Channel Codes A Flexible And Customizable Architecture For The Relaxation Labeling Algorithm A Novel VLSI DHT Algorithm For A Highly Modular And Parallel Architecture An Adaptive Subsystem Based Algorithm For Channel Equalization In A SIMO System Binary Discrete Cosine And Hartley Transforms Computing Two-Pattern Test Cubes For Transition Path Delay Faults Design Of Hardware Function Evaluators Using Low-Overhead NonUniform Segmentation With Address Remapping DS-CDMA Implementation With Iterative Multiple Access Interference Cancellation V60.FPGA-Based 40.9-Gbits/S Masked AES With Area Optimization For Storage Area Network Low-Resolution DAC-Driven Linearity Testing Of Higher Resolution Further more details visit: http://www.temasolution.com/ send your request to : info@temasolution.com VL41 VL42 VL43 VL44 VL45 VL46 VL47 VL48 VL49 VL50 VL51 VL52 VL53 VL54 VL55 VL56 VL57 VL58 VL59 VL60 VL61
  • 4. 28,South Usman Road,, TNagar, Chennai-17. Ph : 044-43855940 Mobile : +91-8680802110 Web : www.temasolution.com email : temasolution@gmail.com 62 63 64 65 66 67 68 69 70 71 72 Adcs Using Polynomial Fitting Measurements Low-Cost FIR Filter Designs Based On Faithfully Rounded Truncated Multiple Constant Multiplication/Accumulation One Analog STBC-DCSK Transmission Scheme Not Requiring Channel State Information Reconfigurable Accelerator For The Word-Matching Stage Of BLASTN Reduced-Complexity LCC Reed–Solomon Decoder Based On Unified Syndrome Computation Scale-Free Hyperbolic CORDIC Processor And Its Application To Waveform Generation Scaling, Offset, And Balancing Techniques In FFT-Based BP Non Binary LDPC Decoders Two-Rate Based Low-Complexity Variable Fractional-Delay FIR Filter Structures VLSI Architectures For The 4-Tap And 6-Tap 2-D Daubechies Wavelet Filters Using Algebraic Integers VLSI Implementation Of A Low-Cost High-Quality Image Scaling Processor VLSI Implementation Of A Multi-Mode Turbo/LDPC Decoder Architecture An Efficient Interpolation-Based Chase BCH Decoder Further more details visit: http://www.temasolution.com/ send your request to : info@temasolution.com VL62 VL63 VL64 VL65 VL66 VL67 VL68 VL69 VL70 VL71 VL72