This paper presents the design of a digital phase-locked loop (PLL) using a current-starved or integrator voltage-controlled oscillator (VCO) in 130nm CMOS technology, focusing on minimizing phase noise and jitter for high-frequency applications. The PLL achieves an output frequency of 1.318 GHz with a phase noise of -130 dBc/Hz at a 10 MHz offset and a cycle-to-cycle jitter of 5.98 ps, making it suitable for wireless communication systems. Key advancements include the use of a Schmitt trigger circuit to enhance noise immunity and the implementation of a digital phase frequency detector to improve stability.