SlideShare a Scribd company logo
Optimization Techniques in Analog Circuit Design
1
12/11/2023
OUTLINE
 Introduction to Optimization
Technique
 Why in Analog Circuit Design
 Available Techniques
 Single objective optimization
 Multi- objective optimization
 Reference
2
12/11/2023
12/11/2023 3
Introduction
Analog Circuit Design.
Circuit Sizing
Need of Optimization Algorithm
12/11/2023 4
•The complexity of ICs is increasing day by day.
•ICs or SoCs are implemented using both Digital and Analog circuitry.
•Designing of Analog part is time consuming than Digital part.
•The contrast between the design efforts of analog and digital blocks on ICs
or SoCs .
Introduction…….
12/11/2023 5
%Area %Effort
Digital
Analog
• Why in Analog circuit design?
12/11/2023 6
Analog Circuit design as a mathematical
program
12/11/2023 7
Available Techniques
 Classical Methods
 Nature Inspired Algorithm
 Particle Swarm Optimization
 Firefly Algorithm
 Ant Colony Optimization
 Hybrid Algorithm
 Learning Based Optimization
Single-objective Optimization
• A Single-objective Optimization Problem (SOOP) has an
objective function, f(x) which has to be maximize or minimize
under a number of constraints g(x)’s. The generalized form of
the SOOP is expressed as:
Maximize f(x)
s.t. gj (x)≥0 (j=1…..m)
Where x is a vector of the n decision variables, x=(x1, x2, …, xn)
8
12/11/2023
Why Multi-objective Optimization?
Most optimization problems naturally have several objectives
to be achieved (normally conflicting with each other), but in
order to simplify their solution, they are treated as if they had
only one (the remaining objectives are normally handled as
constraints).
9
12/11/2023
10
.
.
   
   
1
Minimize
Subject to 0, 1
k
M
m m
m
F x f x
h x k l


 



1
1
M
m
m
w



1 1 2 2 3 3
* * * ........... *
obj M M
F w F w F w F w F
  
where, M is the total number of objective functions. Total objective function in weighted sum
approach can be defined as
The mathematical definition of weighted sum method is
shown in Equation
F1 …FM are the individual objective functions which are to be optimized simultaneously.
12/11/2023
Weighted Sum Approach
References
11
[1] Chang, C. P., J. H. Chen, S. H. Hung, C. C. Su, and Y. H. Wang, A novel post-
linearization technique for fully integrated 5.5 GHz high-linearity LNA," IEEE
Int. Innovative Computing, Information and Control Conf., 577-580, Kaohsiung,
Taiwan, December 2009.
[2] Low Noise and High Linearity LNA based on In GaP/GaAs HBT for 5.3 GHz
WLAN Seong-Sik Myoung , Sang-Hoon Cheon, Jong-Gwan Yook Dept.
of Electrical and Electronic Eng. Yonsei Univ., Seoul.
[3] Yuan-Kai Chu, Che-Hong Liao, and Huey-Ru Chuang, "5.7 GHz 0.18 /spl mu/m
CMOS gain controlled LNA and mixer for 802.11a WLAN applications," IEEE
Radio Frequency Integrated Circuits (RFIC) Symposium, pp.221–224, June 2003.
[4] M.K. Raja, T.T.C. Boon, K.N. Kumar, and W. S. Jau, "A fully integrated variable
gain 5.75- GHz LNA with on chip active balun for WLAN," 2003
IEEE Radio Integrated Circuits (RFIC) Symposium, pp. 439-442, June 2003.
[5] A5.8-GHz Two-Stage High-Linearity Low-Voltage Low Noise Amplifier in a
0.35-pm Technology Ren-Chieh Liu, Chung-Rung Lee, Huei Wang and Chomg
-Kuang Wang Dept. of Electrical Engineering, National Taiwan University Taipei,
Taiwan, Republic of China
[6] C. Xin and E. Sánchez-Sinencio, “A linearization technique for RF low noise
amplifier,” in Proc. IEEE Int. Circuits Syst. Symp., Vancouver,BC, Canada, May
2004, vol. IV, pp. 313– 316.
12/11/2023
References
12
[7] N. Kim, V. Aparin, K. Barnett, and C. Persico, “A cellular-band CDMA
CMOS LNA linearized using active post-distortion,” IEEE J. Solid-
State Circuits, vol. 41, no. 7, pp. 1530–1534, Jul. 2006.
[8] Im , D., I. Nam, H. Kim, and K. Lee, A wideband CMOS low noise
amplifier employing noise and IM2 distortion cancellation for a digital
TV tuner,“ IEEE J. Solid- State Circuits, Vol. 44, 686-698, March 2009.
[9] Chang C-P, Chien W-C, Su C-C, Wang Y-H “Linearity improvement of
cascade CMOS LNA using a diode connected NMOS transistor with
parallel RC CKT” Progress In Electromagnetic Research C vol 17.pp29-
38 2010.
[10] T.-S. Kim and B.S.Kim , “Post-linearization of cascode CMOS LNA using
folded PMOS IMD sinker,” IEEE Microw. Wireless Comp. Lett., vol.
16, no. 4, pp. 182–184, Apr. 2006.
[11] H. Zhang, X. Fan, and E. Sánchez-Sinencio, “A low-power, linearized,
ultra- wideband LNA design technique,” IEEE J. Solid-State
Circuits, vol. 44, no. 2, pp. 320–330, Feb. 2009.
[12] V. Aparin, G. Brown, and L. E. Larson, “Linearization of CMOS LNAs via
optimum gate biasing,” in Proc. IEEE Int. Circuits Syst. Symp , Vancouver,
BC, Canada, May 2004, vol.4, pp. 748–751.
12/11/2023
13
[14] Ram Kumar, Anandini Devi, Abahan Sarkar, F.A.Talukdar, “Design of 5.5
GHz linear low noise amplifier using post distortion technique with
body biasing” Microsyst Technol DOI 10.1007/s00542-015-2556-x 2015.
[15] X. Fan, H. Zhang, and E. Sánchez-Sinencio, “A noise reduction and linearity
improvement technique for a differential cascode LNA,” IEEE.J. Solid-State
Circuits, Mar. 2008 pp. 588–599,.
[16] Mabrouki Aya, Taris Thierry, Deval Yann, Begueret Jean-Baptiste. IEEE“A
Very Low Voltage Low power CMOS Low Noise Amplifier with
Forward Body Bias “June 2010, pp.341-344.
[17] Yuan-Kai Chu, Che-Hong Liao, and Huey-Ru Chuang, "5.7 GHz 0.18 /spl
u/m CMOS gain-controlled LNA and mixer for 802.11a WLAN
applications, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, June
2003, pp.221–224.
[18] H.-W.Chiu.S.-S.Lu and Y.-S.Lin, “A 2.17-dB NF 5-GHz-band monolithic
CMOS LNA with 10-mW dc power consumption”, IEEE Trans.Micro,
Theory Tech, Mar.2005, pp.813-824.
[19] M.K. Raja, T.T.C. Boon, K.N. Kumar, and W. S. Jau, "A fully integrated
variable gain 5.75-GHz LNA with on chip active balun for WLAN," IEEE
Radio Frequency Integrated Circuits (RFIC) Symposium, June 2003, pp. 439-
442.
References
12/11/2023
14
THANK YOU
12/11/2023

More Related Content

PDF
DESIGN AND NOISE OPTIMIZATION OF RF LOW NOISE AMPLIFIER FOR IEEE STANDARD 802...
PDF
Optimization of Cmos 0.18 µM Low Noise Amplifier Using Nsga-Ii for UWB Applic...
PDF
OPTIMIZATION OF CMOS 0.18 M LOW NOISE AMPLIFIER USING NSGA-II FOR UWB
PDF
A 3-6 GHZ CURRENT REUSE NOISE CANCELLING LOW NOISE AMPLIFIER FOR WLAN AND WPA...
PDF
Optimization for Minimum Noise Figure of RF Low Noise Amplifier in 0.18µm Tec...
PDF
Design of a two stage differential low noise amplifier for uwb applications
PDF
MULTISIM DESIGN AND SIMULATION OF 2.2GHz LNA FOR WIRELESS COMMUNICATION
PDF
Design and Implementation of a Low Noise Amplifier for Ultra Wideband Applica...
DESIGN AND NOISE OPTIMIZATION OF RF LOW NOISE AMPLIFIER FOR IEEE STANDARD 802...
Optimization of Cmos 0.18 µM Low Noise Amplifier Using Nsga-Ii for UWB Applic...
OPTIMIZATION OF CMOS 0.18 M LOW NOISE AMPLIFIER USING NSGA-II FOR UWB
A 3-6 GHZ CURRENT REUSE NOISE CANCELLING LOW NOISE AMPLIFIER FOR WLAN AND WPA...
Optimization for Minimum Noise Figure of RF Low Noise Amplifier in 0.18µm Tec...
Design of a two stage differential low noise amplifier for uwb applications
MULTISIM DESIGN AND SIMULATION OF 2.2GHz LNA FOR WIRELESS COMMUNICATION
Design and Implementation of a Low Noise Amplifier for Ultra Wideband Applica...

Similar to Analog VLSI Circuit optimization Technique .pptx (20)

PDF
PDF
A Review on Wide Bandwidth Low Noise Amplifier for Modern Wireless Communication
PDF
A 3 – 14 GHZ LOW NOISE AMPLIFIER FOR ULTRA WIDE BAND APPLICATIONS
PDF
A novel cmos model design for 2 6 g hz wideband lna input matching using resi...
PDF
Multisim design and simulation of 2.2 g hz lna for wireless communication
PDF
Double feedback technique for reduction of Noise LNA with gain enhancement
PDF
Low Noise Amplifier using Darlington Pair At 90nm Technology
PDF
E05322730
PDF
Cw35552557
PDF
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
PDF
Design and Implementation of LNA at 900MHz for GSM applications
PDF
A New CMOS Fully Differential Low Noise Amplifier for Wideband Applications
PDF
An Ultra-Low Voltage, Wideband Low Noise Amplifier Design Technique
PDF
PDF
LOW POWER, LOW NOISE AMPLIFIERS DESIGN AND ANALYSIS FOR RF RECEIVER FRONT END...
PDF
DESIGN AND ANALYSIS OF 2 GHz 130nm CMOS CASCODE LOW NOISE AMPLIFIER WITH INTE...
PDF
IRJET- Design of an Inductive Source Degenarative Low Noise Amplifier using 1...
PDF
Paper id 312201516
PDF
IRJET- Analysis of Low Noise Amplifier using 45nm CMOS Technology
PDF
Bh31403408
A Review on Wide Bandwidth Low Noise Amplifier for Modern Wireless Communication
A 3 – 14 GHZ LOW NOISE AMPLIFIER FOR ULTRA WIDE BAND APPLICATIONS
A novel cmos model design for 2 6 g hz wideband lna input matching using resi...
Multisim design and simulation of 2.2 g hz lna for wireless communication
Double feedback technique for reduction of Noise LNA with gain enhancement
Low Noise Amplifier using Darlington Pair At 90nm Technology
E05322730
Cw35552557
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
Design and Implementation of LNA at 900MHz for GSM applications
A New CMOS Fully Differential Low Noise Amplifier for Wideband Applications
An Ultra-Low Voltage, Wideband Low Noise Amplifier Design Technique
LOW POWER, LOW NOISE AMPLIFIERS DESIGN AND ANALYSIS FOR RF RECEIVER FRONT END...
DESIGN AND ANALYSIS OF 2 GHz 130nm CMOS CASCODE LOW NOISE AMPLIFIER WITH INTE...
IRJET- Design of an Inductive Source Degenarative Low Noise Amplifier using 1...
Paper id 312201516
IRJET- Analysis of Low Noise Amplifier using 45nm CMOS Technology
Bh31403408
Ad

Recently uploaded (20)

PDF
Supply Chain Operations Speaking Notes -ICLT Program
PPTX
Introduction-to-Literarature-and-Literary-Studies-week-Prelim-coverage.pptx
PPTX
Final Presentation General Medicine 03-08-2024.pptx
PDF
Chinmaya Tiranga quiz Grand Finale.pdf
PDF
Microbial disease of the cardiovascular and lymphatic systems
PDF
Computing-Curriculum for Schools in Ghana
PDF
STATICS OF THE RIGID BODIES Hibbelers.pdf
PDF
Chapter 2 Heredity, Prenatal Development, and Birth.pdf
PPTX
Lesson notes of climatology university.
PPTX
master seminar digital applications in india
PDF
01-Introduction-to-Information-Management.pdf
PPTX
PPT- ENG7_QUARTER1_LESSON1_WEEK1. IMAGERY -DESCRIPTIONS pptx.pptx
PDF
102 student loan defaulters named and shamed – Is someone you know on the list?
PPTX
Microbial diseases, their pathogenesis and prophylaxis
PDF
A systematic review of self-coping strategies used by university students to ...
PDF
Classroom Observation Tools for Teachers
PPTX
Pharma ospi slides which help in ospi learning
PDF
The Lost Whites of Pakistan by Jahanzaib Mughal.pdf
PDF
OBE - B.A.(HON'S) IN INTERIOR ARCHITECTURE -Ar.MOHIUDDIN.pdf
PDF
FourierSeries-QuestionsWithAnswers(Part-A).pdf
Supply Chain Operations Speaking Notes -ICLT Program
Introduction-to-Literarature-and-Literary-Studies-week-Prelim-coverage.pptx
Final Presentation General Medicine 03-08-2024.pptx
Chinmaya Tiranga quiz Grand Finale.pdf
Microbial disease of the cardiovascular and lymphatic systems
Computing-Curriculum for Schools in Ghana
STATICS OF THE RIGID BODIES Hibbelers.pdf
Chapter 2 Heredity, Prenatal Development, and Birth.pdf
Lesson notes of climatology university.
master seminar digital applications in india
01-Introduction-to-Information-Management.pdf
PPT- ENG7_QUARTER1_LESSON1_WEEK1. IMAGERY -DESCRIPTIONS pptx.pptx
102 student loan defaulters named and shamed – Is someone you know on the list?
Microbial diseases, their pathogenesis and prophylaxis
A systematic review of self-coping strategies used by university students to ...
Classroom Observation Tools for Teachers
Pharma ospi slides which help in ospi learning
The Lost Whites of Pakistan by Jahanzaib Mughal.pdf
OBE - B.A.(HON'S) IN INTERIOR ARCHITECTURE -Ar.MOHIUDDIN.pdf
FourierSeries-QuestionsWithAnswers(Part-A).pdf
Ad

Analog VLSI Circuit optimization Technique .pptx

  • 1. Optimization Techniques in Analog Circuit Design 1 12/11/2023
  • 2. OUTLINE  Introduction to Optimization Technique  Why in Analog Circuit Design  Available Techniques  Single objective optimization  Multi- objective optimization  Reference 2 12/11/2023
  • 3. 12/11/2023 3 Introduction Analog Circuit Design. Circuit Sizing Need of Optimization Algorithm
  • 4. 12/11/2023 4 •The complexity of ICs is increasing day by day. •ICs or SoCs are implemented using both Digital and Analog circuitry. •Designing of Analog part is time consuming than Digital part. •The contrast between the design efforts of analog and digital blocks on ICs or SoCs . Introduction…….
  • 5. 12/11/2023 5 %Area %Effort Digital Analog • Why in Analog circuit design?
  • 6. 12/11/2023 6 Analog Circuit design as a mathematical program
  • 7. 12/11/2023 7 Available Techniques  Classical Methods  Nature Inspired Algorithm  Particle Swarm Optimization  Firefly Algorithm  Ant Colony Optimization  Hybrid Algorithm  Learning Based Optimization
  • 8. Single-objective Optimization • A Single-objective Optimization Problem (SOOP) has an objective function, f(x) which has to be maximize or minimize under a number of constraints g(x)’s. The generalized form of the SOOP is expressed as: Maximize f(x) s.t. gj (x)≥0 (j=1…..m) Where x is a vector of the n decision variables, x=(x1, x2, …, xn) 8 12/11/2023
  • 9. Why Multi-objective Optimization? Most optimization problems naturally have several objectives to be achieved (normally conflicting with each other), but in order to simplify their solution, they are treated as if they had only one (the remaining objectives are normally handled as constraints). 9 12/11/2023
  • 10. 10 . .         1 Minimize Subject to 0, 1 k M m m m F x f x h x k l        1 1 M m m w    1 1 2 2 3 3 * * * ........... * obj M M F w F w F w F w F    where, M is the total number of objective functions. Total objective function in weighted sum approach can be defined as The mathematical definition of weighted sum method is shown in Equation F1 …FM are the individual objective functions which are to be optimized simultaneously. 12/11/2023 Weighted Sum Approach
  • 11. References 11 [1] Chang, C. P., J. H. Chen, S. H. Hung, C. C. Su, and Y. H. Wang, A novel post- linearization technique for fully integrated 5.5 GHz high-linearity LNA," IEEE Int. Innovative Computing, Information and Control Conf., 577-580, Kaohsiung, Taiwan, December 2009. [2] Low Noise and High Linearity LNA based on In GaP/GaAs HBT for 5.3 GHz WLAN Seong-Sik Myoung , Sang-Hoon Cheon, Jong-Gwan Yook Dept. of Electrical and Electronic Eng. Yonsei Univ., Seoul. [3] Yuan-Kai Chu, Che-Hong Liao, and Huey-Ru Chuang, "5.7 GHz 0.18 /spl mu/m CMOS gain controlled LNA and mixer for 802.11a WLAN applications," IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, pp.221–224, June 2003. [4] M.K. Raja, T.T.C. Boon, K.N. Kumar, and W. S. Jau, "A fully integrated variable gain 5.75- GHz LNA with on chip active balun for WLAN," 2003 IEEE Radio Integrated Circuits (RFIC) Symposium, pp. 439-442, June 2003. [5] A5.8-GHz Two-Stage High-Linearity Low-Voltage Low Noise Amplifier in a 0.35-pm Technology Ren-Chieh Liu, Chung-Rung Lee, Huei Wang and Chomg -Kuang Wang Dept. of Electrical Engineering, National Taiwan University Taipei, Taiwan, Republic of China [6] C. Xin and E. Sánchez-Sinencio, “A linearization technique for RF low noise amplifier,” in Proc. IEEE Int. Circuits Syst. Symp., Vancouver,BC, Canada, May 2004, vol. IV, pp. 313– 316. 12/11/2023
  • 12. References 12 [7] N. Kim, V. Aparin, K. Barnett, and C. Persico, “A cellular-band CDMA CMOS LNA linearized using active post-distortion,” IEEE J. Solid- State Circuits, vol. 41, no. 7, pp. 1530–1534, Jul. 2006. [8] Im , D., I. Nam, H. Kim, and K. Lee, A wideband CMOS low noise amplifier employing noise and IM2 distortion cancellation for a digital TV tuner,“ IEEE J. Solid- State Circuits, Vol. 44, 686-698, March 2009. [9] Chang C-P, Chien W-C, Su C-C, Wang Y-H “Linearity improvement of cascade CMOS LNA using a diode connected NMOS transistor with parallel RC CKT” Progress In Electromagnetic Research C vol 17.pp29- 38 2010. [10] T.-S. Kim and B.S.Kim , “Post-linearization of cascode CMOS LNA using folded PMOS IMD sinker,” IEEE Microw. Wireless Comp. Lett., vol. 16, no. 4, pp. 182–184, Apr. 2006. [11] H. Zhang, X. Fan, and E. Sánchez-Sinencio, “A low-power, linearized, ultra- wideband LNA design technique,” IEEE J. Solid-State Circuits, vol. 44, no. 2, pp. 320–330, Feb. 2009. [12] V. Aparin, G. Brown, and L. E. Larson, “Linearization of CMOS LNAs via optimum gate biasing,” in Proc. IEEE Int. Circuits Syst. Symp , Vancouver, BC, Canada, May 2004, vol.4, pp. 748–751. 12/11/2023
  • 13. 13 [14] Ram Kumar, Anandini Devi, Abahan Sarkar, F.A.Talukdar, “Design of 5.5 GHz linear low noise amplifier using post distortion technique with body biasing” Microsyst Technol DOI 10.1007/s00542-015-2556-x 2015. [15] X. Fan, H. Zhang, and E. Sánchez-Sinencio, “A noise reduction and linearity improvement technique for a differential cascode LNA,” IEEE.J. Solid-State Circuits, Mar. 2008 pp. 588–599,. [16] Mabrouki Aya, Taris Thierry, Deval Yann, Begueret Jean-Baptiste. IEEE“A Very Low Voltage Low power CMOS Low Noise Amplifier with Forward Body Bias “June 2010, pp.341-344. [17] Yuan-Kai Chu, Che-Hong Liao, and Huey-Ru Chuang, "5.7 GHz 0.18 /spl u/m CMOS gain-controlled LNA and mixer for 802.11a WLAN applications, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, June 2003, pp.221–224. [18] H.-W.Chiu.S.-S.Lu and Y.-S.Lin, “A 2.17-dB NF 5-GHz-band monolithic CMOS LNA with 10-mW dc power consumption”, IEEE Trans.Micro, Theory Tech, Mar.2005, pp.813-824. [19] M.K. Raja, T.T.C. Boon, K.N. Kumar, and W. S. Jau, "A fully integrated variable gain 5.75-GHz LNA with on chip active balun for WLAN," IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, June 2003, pp. 439- 442. References 12/11/2023