This document summarizes a research paper that analyzes a CMOS-based 2:4 decoder circuit implemented at a 32nm technology node using the LECTOR (Leakage Control TransistOR) technique to reduce leakage power. The LECTOR technique introduces additional transistors between the pull-up and pull-down networks of CMOS gates to increase resistance and reduce leakage current when the circuit is idle. Simulation results show the LECTOR-based 2:4 decoder reduces leakage power by 65.23% and leakage current by 65.23% compared to a conventional CMOS implementation, with a 145.81% increase in propagation delay. The LECTOR technique effectively reduces static power consumption without impacting dynamic power.