SlideShare a Scribd company logo
2
Most read
10
Most read
LOW POWER VLSI
DESIGN
VinChip Systems
(a Design and Verification Company)
Chennai.
Introduction
 Due to integration of components increased the power
comes in lime light
 It is much important that handheld devices must possess
low power devices
 For better performance
 For long run time (Battery time)
Definition
 Power Dissipation:
 The rate of energy which is taken from the source and
converted into heat
Types of Power Dissipation
 Static power dissipation
 Due to leakage current
 Dynamic Power dissipation
 Due to switching activities of transistor
Low Power Strategies
Low Power Design Space
 Three parts that we can perform low power
techniques to reduce power dissipation
 Voltage
 Physical Capacitance
 Switching activity
Supply voltage reduction
 Voltage reduction offers an effective means of power reduction
 A factor of two reduction in supply voltage yields a factor of four
decreases in power consumption
 But the performance is also getting reduced
 To avoid the above stated problem,
 Threshold voltage should be scaled down
Physical Capacitance
 Dynamic power consumption depends linearly on the physical
capacitance being switched
 So minimizing capacitance offers another technique to for
minimizing power consumption
 The capacitor can be kept as small by..
 Minimum logic
 Smaller devices
 Fewer and shorter wires
Switching Activity
 There are two components to switching activity :
 which determines the average periodicity of data arrivals
 E (sw) which determines how many transitions each arrival will generate
 Switching activity is reduced by
 Selecting proper algorithms architecture optimization,
 Proper choice of logic topology
 Logic level optimization which results in less power
Low power techniques
Low power Techniques
 Clock Gating
 To reducing dynamic power dissipation
 works by taking the enable conditions attached to registers, and
uses them to gate the clocks
 Power Gating
 High Vt sleep transistors which cut off VDD from a circuit block when
the block is not switching
 Also known as MTCMOS - Multi-Threshold CMOS
Calculation of Switching Activity
 Input Pattern Dependence
 Logic Function
 Logic Style
 Circuit Structure
Power Minimization Techniques
 Reducing chip and package capacitance
 Process development such as SOI with partially or fully depleted wells
 Advanced interconnect substrates such as Multi-Chip Modules (MCM).
 Scaling the supply voltage
 Very effective
 But often requires process technologies
 Employing better design techniques
 The investment to reduce power by design is relatively small
 Using power management strategies
 Various static and dynamic power management techniques
CAD Methodologies and Techniques
 Low power VLSI design can be achieved at various levels of the design process
 System Design
 inactive hardware modules may be automatically turned off to save power
 Behavioral Synthesis
 The behavioral synthesis process consists of three steps:
 Allocation
 Assignment and scheduling
 These steps determine how many instances of each resource are needed
 Logic Synthesis
 Physical Design
Conclusion
 Low power VLSI is needed
 Increasing of handheld devices
 Increasing of complex device structure
 Long battery life
 Long device life
Low power vlsi design

More Related Content

PPTX
Labmeeting - 20141202 - Time-based Power Control Architecture for Application...
PDF
Thermal and energy management of high performance multicores distributed and ...
PPTX
ALGORITHM LEVEL ANALYSIS and DATA CORRELATION
PDF
Master's Thesis - Reza Pourramezan - 2006
PDF
A Brief Survey of Current Power Limiting Strategies
PPTX
Subsidizing the installation of demand enabling technologies
PDF
Low Power Design and Verification
PDF
Low power vlsi design ppt
Labmeeting - 20141202 - Time-based Power Control Architecture for Application...
Thermal and energy management of high performance multicores distributed and ...
ALGORITHM LEVEL ANALYSIS and DATA CORRELATION
Master's Thesis - Reza Pourramezan - 2006
A Brief Survey of Current Power Limiting Strategies
Subsidizing the installation of demand enabling technologies
Low Power Design and Verification
Low power vlsi design ppt

Similar to Low power vlsi design (20)

PPT
Low power vlsi design
PPTX
LOW POWER DESIGN VLSI
PPTX
ECE6003-Module_1.pptx electronics and communication
PDF
A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...
PPT
3-Anandi.ppt
PPT
LPVLSI.ppt
PPT
Anandi.ppt
PPT
Low power methods.ppt
PPT
LPflow_updated.ppt
PPTX
Low power in vlsi with upf basics part 1
PPT
5378086.ppt
PDF
Advanced Low Power Techniques in Chip Design
PPTX
Low Power VLSI Design Presentation_final
PDF
Analysis Of Power Dissipation Amp Low Power VLSI Chip Design
PDF
Analysis of Power Dissipation & Low Power VLSI Chip Design
PDF
Analysis Of Optimization Techniques For Low Power VLSI Design
PDF
A Survey on Low Power VLSI Designs
PDF
Optimized Design of an Alu Block Using Power Gating Technique
PPTX
Unit-1.ppt , details of basic low power CMOS
DOCX
LOW POWER VLSI DESIGN.docx syllabus very large scale integration
Low power vlsi design
LOW POWER DESIGN VLSI
ECE6003-Module_1.pptx electronics and communication
A Literature Review On Design Strategies And Methodologies Of Low Power VLSI ...
3-Anandi.ppt
LPVLSI.ppt
Anandi.ppt
Low power methods.ppt
LPflow_updated.ppt
Low power in vlsi with upf basics part 1
5378086.ppt
Advanced Low Power Techniques in Chip Design
Low Power VLSI Design Presentation_final
Analysis Of Power Dissipation Amp Low Power VLSI Chip Design
Analysis of Power Dissipation & Low Power VLSI Chip Design
Analysis Of Optimization Techniques For Low Power VLSI Design
A Survey on Low Power VLSI Designs
Optimized Design of an Alu Block Using Power Gating Technique
Unit-1.ppt , details of basic low power CMOS
LOW POWER VLSI DESIGN.docx syllabus very large scale integration
Ad

Recently uploaded (20)

PPTX
A Presentation on Artificial Intelligence
PPT
“AI and Expert System Decision Support & Business Intelligence Systems”
PPTX
Tartificialntelligence_presentation.pptx
PDF
Optimiser vos workloads AI/ML sur Amazon EC2 et AWS Graviton
PPTX
Programs and apps: productivity, graphics, security and other tools
PDF
Assigned Numbers - 2025 - Bluetooth® Document
PPTX
Machine Learning_overview_presentation.pptx
PDF
Architecting across the Boundaries of two Complex Domains - Healthcare & Tech...
PPTX
1. Introduction to Computer Programming.pptx
PDF
Profit Center Accounting in SAP S/4HANA, S4F28 Col11
PDF
Mobile App Security Testing_ A Comprehensive Guide.pdf
PDF
Unlocking AI with Model Context Protocol (MCP)
PPTX
Digital-Transformation-Roadmap-for-Companies.pptx
PDF
The Rise and Fall of 3GPP – Time for a Sabbatical?
PDF
Network Security Unit 5.pdf for BCA BBA.
PDF
gpt5_lecture_notes_comprehensive_20250812015547.pdf
PPTX
Big Data Technologies - Introduction.pptx
PDF
NewMind AI Weekly Chronicles - August'25-Week II
PDF
Dropbox Q2 2025 Financial Results & Investor Presentation
PDF
Building Integrated photovoltaic BIPV_UPV.pdf
A Presentation on Artificial Intelligence
“AI and Expert System Decision Support & Business Intelligence Systems”
Tartificialntelligence_presentation.pptx
Optimiser vos workloads AI/ML sur Amazon EC2 et AWS Graviton
Programs and apps: productivity, graphics, security and other tools
Assigned Numbers - 2025 - Bluetooth® Document
Machine Learning_overview_presentation.pptx
Architecting across the Boundaries of two Complex Domains - Healthcare & Tech...
1. Introduction to Computer Programming.pptx
Profit Center Accounting in SAP S/4HANA, S4F28 Col11
Mobile App Security Testing_ A Comprehensive Guide.pdf
Unlocking AI with Model Context Protocol (MCP)
Digital-Transformation-Roadmap-for-Companies.pptx
The Rise and Fall of 3GPP – Time for a Sabbatical?
Network Security Unit 5.pdf for BCA BBA.
gpt5_lecture_notes_comprehensive_20250812015547.pdf
Big Data Technologies - Introduction.pptx
NewMind AI Weekly Chronicles - August'25-Week II
Dropbox Q2 2025 Financial Results & Investor Presentation
Building Integrated photovoltaic BIPV_UPV.pdf
Ad

Low power vlsi design

  • 1. LOW POWER VLSI DESIGN VinChip Systems (a Design and Verification Company) Chennai.
  • 2. Introduction  Due to integration of components increased the power comes in lime light  It is much important that handheld devices must possess low power devices  For better performance  For long run time (Battery time)
  • 3. Definition  Power Dissipation:  The rate of energy which is taken from the source and converted into heat
  • 4. Types of Power Dissipation  Static power dissipation  Due to leakage current  Dynamic Power dissipation  Due to switching activities of transistor
  • 6. Low Power Design Space  Three parts that we can perform low power techniques to reduce power dissipation  Voltage  Physical Capacitance  Switching activity
  • 7. Supply voltage reduction  Voltage reduction offers an effective means of power reduction  A factor of two reduction in supply voltage yields a factor of four decreases in power consumption  But the performance is also getting reduced  To avoid the above stated problem,  Threshold voltage should be scaled down
  • 8. Physical Capacitance  Dynamic power consumption depends linearly on the physical capacitance being switched  So minimizing capacitance offers another technique to for minimizing power consumption  The capacitor can be kept as small by..  Minimum logic  Smaller devices  Fewer and shorter wires
  • 9. Switching Activity  There are two components to switching activity :  which determines the average periodicity of data arrivals  E (sw) which determines how many transitions each arrival will generate  Switching activity is reduced by  Selecting proper algorithms architecture optimization,  Proper choice of logic topology  Logic level optimization which results in less power
  • 11. Low power Techniques  Clock Gating  To reducing dynamic power dissipation  works by taking the enable conditions attached to registers, and uses them to gate the clocks  Power Gating  High Vt sleep transistors which cut off VDD from a circuit block when the block is not switching  Also known as MTCMOS - Multi-Threshold CMOS
  • 12. Calculation of Switching Activity  Input Pattern Dependence  Logic Function  Logic Style  Circuit Structure
  • 13. Power Minimization Techniques  Reducing chip and package capacitance  Process development such as SOI with partially or fully depleted wells  Advanced interconnect substrates such as Multi-Chip Modules (MCM).  Scaling the supply voltage  Very effective  But often requires process technologies  Employing better design techniques  The investment to reduce power by design is relatively small  Using power management strategies  Various static and dynamic power management techniques
  • 14. CAD Methodologies and Techniques  Low power VLSI design can be achieved at various levels of the design process  System Design  inactive hardware modules may be automatically turned off to save power  Behavioral Synthesis  The behavioral synthesis process consists of three steps:  Allocation  Assignment and scheduling  These steps determine how many instances of each resource are needed  Logic Synthesis  Physical Design
  • 15. Conclusion  Low power VLSI is needed  Increasing of handheld devices  Increasing of complex device structure  Long battery life  Long device life