SlideShare a Scribd company logo
Reg. No. :
M.E. DEGREE EXAMINATION, NOVEMBER/DECEMBER 2010
Elective
VLSI Design
VL 9261 — ASIC DESIGN
(Common to M.E. Applied Electronics and M.E. Computer & Communication)
(Regulation 2009)
Time : Three hours Maximum : 100 Marks
Answer ALL questions
PART A — (10 × 2 = 20 Marks)
1. List the important features of Gate Array-Based ASICS.
2. What is the advantage of λ based design rule?
3. Compare antifuse, SRAM, EPROM and EEPROM technologies with respect to
erasing mechanism.
4. Define CRITt .
5. List the different features of XILINX LCA interconnect architecture.
6. What do you understand by the term ‘Half Gate ASIC’?
7. State the function of IDDQ test.
8. Differentiate between physical faults and logical faults.
9. List any four issues that are to be considered when partitioning a complex
system into custom ASICs.
10. Name the goals and objectives of detailed routing.
Question Paper Code : 980884
0
1
4
0
1
4
0
1
980882
PART B — (5 × 16 = 80 Marks)
11. (a) Discuss the different types of ASICs with neat sketches. (16)
Or
(b) (i) Explain the Data path logic for a full adder along with different
data path elements to be used in the design. (8)
(ii) How do transistor resistance, parasitic capacitance and load
capacitance affect the logic cell delay in ASICs? Explain. (8)
12. (a) (i) With a neat sketch explain the programming of Antifuse. What are
its advantages and disadvantages? (8)
(ii) What are the bench mark circuits proposed by PREP for the
selection of programmable ASICs? (8)
Or
(b) (i) Draw and explain the features of XILINX 3000 CLB and the
different types of interconnections. (10)
(ii) What are the various ac and dc issues common to FPGA I/O cell
design? (6)
13. (a) (i) Draw the interconnect architecture used in Actel ACT and discuss
the routing process. (10)
(ii) Explain the EDIF standard and write an EDIF net list for an
example circuit. (6)
Or
(b) (i) Discuss the different parasitic capacitances that contribute to
interconnect delay in XILINX LCA array. (10)
(ii) Explain the various steps involved in the schematic design entry for
ASICs. (6)
4
0
1
4
0
1
4
0
1
980883
14. (a) (i) Write the VHDL code for a 8 bit ripple –carry adder using full adder
as a component. (8)
(ii) Enumerate on the various operators used in Verilog. (8)
Or
(b) (i) Write a note on package and libraries of VHDL. (8)
(ii) With example explain how Verilog is used to define delays. (8)
15. (a) (i) What are different methods available for testing ASICs and explain
the BIST technique in detail. (8)
(ii) Discuss the different methods of partitioning with relevant
sketches. (8)
Or
(b) (i) Explain the procedure for measurement of delay in floor planning.
(8)
(ii) Draw and explain how global routing is established between and
inside blocks. (8)
———————
4
0
1
4
0
1
4
0
1

More Related Content

PDF
PDF
Vlsi model question paper 2 (june 2021)
DOCX
Vlsi model question paper 1
PDF
Capp nov dec2012
PPTX
VLSI Systems & Design
PDF
MOSFET based Digital Circuits
PDF
ASIC Design and Implementation
Vlsi model question paper 2 (june 2021)
Vlsi model question paper 1
Capp nov dec2012
VLSI Systems & Design
MOSFET based Digital Circuits
ASIC Design and Implementation

Similar to Asic dec 2010 (20)

PDF
III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...
PDF
embedded-systems
PDF
X10711 (me8791)
PDF
Ec2354 vlsi design
PDF
Vlsi model question paper 3 (june 2021)
PDF
8th Semester Computer Science (2013-June) Question Papers
DOCX
Ec8791 model new
DOC
A10 microprocessor & microcontrollers ( eee, ece & ecm )
PDF
Dsp ic(2) jan 2013
DOC
A12 microprocessors & microcontrollers (common to eee & ecm)
PDF
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
PDF
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
DOCX
EC8004 - Wireless Networks Question Bank
PDF
Chapter_01 Course Introduction.pdf
DOCX
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
PDF
PDF
R09 low power vlsi design
PDF
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
PDF
Microcontrollers 80 Marks Sample Question Paper
PDF
Microcontrollers 80 Marks Sample Question Paper
III EEE-CS2363-Computer-Networks-important-questions-for-unit-1-unit-2-for-ma...
embedded-systems
X10711 (me8791)
Ec2354 vlsi design
Vlsi model question paper 3 (june 2021)
8th Semester Computer Science (2013-June) Question Papers
Ec8791 model new
A10 microprocessor & microcontrollers ( eee, ece & ecm )
Dsp ic(2) jan 2013
A12 microprocessors & microcontrollers (common to eee & ecm)
D I G I T A L I C A P P L I C A T I O N S J N T U M O D E L P A P E R{Www
Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
EC8004 - Wireless Networks Question Bank
Chapter_01 Course Introduction.pdf
A11 microprocessors & microcontrollers (common to eee, ece and ecm)
R09 low power vlsi design
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
Ad

More from SRI TECHNOLOGICAL SOLUTIONS (20)

PDF
Request for-new-pan-card-or-and-changes-or-correction-in-pan-data-form
PDF
Testing of vlsi circuits jan2012
PDF
Testing of vlsi circuits dec 2013
PDF
Physical design vlsi circuits jan 2013
PDF
Physical design dec2013
PDF
Embedded systems dec 2013
PDF
Cad for vlsi circuits june 2012
PDF
Cad for vlsi circuits dec2013
PDF
PDF
PDF
Testing of vlsi circuits june2012
PDF
Dsp ic(3) jan 2013
PDF
Dsp ic(1) jan 2013
PDF
Dsp ic june2013 (3)
PDF
Dsp ic june2013 (2)
PDF
Dsp ic june2013 (1)
PDF
Cad for vlsi design june2013 (3)
PDF
Cad for vlsi design june2013 (2)
Request for-new-pan-card-or-and-changes-or-correction-in-pan-data-form
Testing of vlsi circuits jan2012
Testing of vlsi circuits dec 2013
Physical design vlsi circuits jan 2013
Physical design dec2013
Embedded systems dec 2013
Cad for vlsi circuits june 2012
Cad for vlsi circuits dec2013
Testing of vlsi circuits june2012
Dsp ic(3) jan 2013
Dsp ic(1) jan 2013
Dsp ic june2013 (3)
Dsp ic june2013 (2)
Dsp ic june2013 (1)
Cad for vlsi design june2013 (3)
Cad for vlsi design june2013 (2)
Ad

Recently uploaded (20)

PPT
Total quality management ppt for engineering students
PPTX
"Array and Linked List in Data Structures with Types, Operations, Implementat...
PDF
737-MAX_SRG.pdf student reference guides
PDF
COURSE DESCRIPTOR OF SURVEYING R24 SYLLABUS
PDF
August 2025 - Top 10 Read Articles in Network Security & Its Applications
PPTX
AUTOMOTIVE ENGINE MANAGEMENT (MECHATRONICS).pptx
PPTX
Information Storage and Retrieval Techniques Unit III
PPTX
Safety Seminar civil to be ensured for safe working.
PPTX
communication and presentation skills 01
PPTX
Current and future trends in Computer Vision.pptx
PPTX
Software Engineering and software moduleing
PPTX
6ME3A-Unit-II-Sensors and Actuators_Handouts.pptx
PDF
null (2) bgfbg bfgb bfgb fbfg bfbgf b.pdf
PPTX
Artificial Intelligence
PDF
Soil Improvement Techniques Note - Rabbi
PDF
Design Guidelines and solutions for Plastics parts
PDF
BIO-INSPIRED HORMONAL MODULATION AND ADAPTIVE ORCHESTRATION IN S-AI-GPT
PPTX
Feature types and data preprocessing steps
PDF
PREDICTION OF DIABETES FROM ELECTRONIC HEALTH RECORDS
PDF
EXPLORING LEARNING ENGAGEMENT FACTORS INFLUENCING BEHAVIORAL, COGNITIVE, AND ...
Total quality management ppt for engineering students
"Array and Linked List in Data Structures with Types, Operations, Implementat...
737-MAX_SRG.pdf student reference guides
COURSE DESCRIPTOR OF SURVEYING R24 SYLLABUS
August 2025 - Top 10 Read Articles in Network Security & Its Applications
AUTOMOTIVE ENGINE MANAGEMENT (MECHATRONICS).pptx
Information Storage and Retrieval Techniques Unit III
Safety Seminar civil to be ensured for safe working.
communication and presentation skills 01
Current and future trends in Computer Vision.pptx
Software Engineering and software moduleing
6ME3A-Unit-II-Sensors and Actuators_Handouts.pptx
null (2) bgfbg bfgb bfgb fbfg bfbgf b.pdf
Artificial Intelligence
Soil Improvement Techniques Note - Rabbi
Design Guidelines and solutions for Plastics parts
BIO-INSPIRED HORMONAL MODULATION AND ADAPTIVE ORCHESTRATION IN S-AI-GPT
Feature types and data preprocessing steps
PREDICTION OF DIABETES FROM ELECTRONIC HEALTH RECORDS
EXPLORING LEARNING ENGAGEMENT FACTORS INFLUENCING BEHAVIORAL, COGNITIVE, AND ...

Asic dec 2010

  • 1. Reg. No. : M.E. DEGREE EXAMINATION, NOVEMBER/DECEMBER 2010 Elective VLSI Design VL 9261 — ASIC DESIGN (Common to M.E. Applied Electronics and M.E. Computer & Communication) (Regulation 2009) Time : Three hours Maximum : 100 Marks Answer ALL questions PART A — (10 × 2 = 20 Marks) 1. List the important features of Gate Array-Based ASICS. 2. What is the advantage of λ based design rule? 3. Compare antifuse, SRAM, EPROM and EEPROM technologies with respect to erasing mechanism. 4. Define CRITt . 5. List the different features of XILINX LCA interconnect architecture. 6. What do you understand by the term ‘Half Gate ASIC’? 7. State the function of IDDQ test. 8. Differentiate between physical faults and logical faults. 9. List any four issues that are to be considered when partitioning a complex system into custom ASICs. 10. Name the goals and objectives of detailed routing. Question Paper Code : 980884 0 1 4 0 1 4 0 1
  • 2. 980882 PART B — (5 × 16 = 80 Marks) 11. (a) Discuss the different types of ASICs with neat sketches. (16) Or (b) (i) Explain the Data path logic for a full adder along with different data path elements to be used in the design. (8) (ii) How do transistor resistance, parasitic capacitance and load capacitance affect the logic cell delay in ASICs? Explain. (8) 12. (a) (i) With a neat sketch explain the programming of Antifuse. What are its advantages and disadvantages? (8) (ii) What are the bench mark circuits proposed by PREP for the selection of programmable ASICs? (8) Or (b) (i) Draw and explain the features of XILINX 3000 CLB and the different types of interconnections. (10) (ii) What are the various ac and dc issues common to FPGA I/O cell design? (6) 13. (a) (i) Draw the interconnect architecture used in Actel ACT and discuss the routing process. (10) (ii) Explain the EDIF standard and write an EDIF net list for an example circuit. (6) Or (b) (i) Discuss the different parasitic capacitances that contribute to interconnect delay in XILINX LCA array. (10) (ii) Explain the various steps involved in the schematic design entry for ASICs. (6) 4 0 1 4 0 1 4 0 1
  • 3. 980883 14. (a) (i) Write the VHDL code for a 8 bit ripple –carry adder using full adder as a component. (8) (ii) Enumerate on the various operators used in Verilog. (8) Or (b) (i) Write a note on package and libraries of VHDL. (8) (ii) With example explain how Verilog is used to define delays. (8) 15. (a) (i) What are different methods available for testing ASICs and explain the BIST technique in detail. (8) (ii) Discuss the different methods of partitioning with relevant sketches. (8) Or (b) (i) Explain the procedure for measurement of delay in floor planning. (8) (ii) Draw and explain how global routing is established between and inside blocks. (8) ——————— 4 0 1 4 0 1 4 0 1