SlideShare a Scribd company logo
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Digital
Fundamentals
Tenth Edition
Floyd
Chapter 3
© 2008 Pearson Education
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The inverter performs the Boolean NOT operation. When
the input is LOW, the output is HIGH; when the input is
HIGH, the output is LOW.
Summary
Summary
The Inverter A X
Input
A X
Output
LOW (0) HIGH (1)
HIGH (1) LOW(0)
The NOT operation (complement) is shown with an overbar.
Thus, the Boolean expression for an inverter is X = A.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
The Inverter
Example waveforms:
A
X
A X
A group of inverters can be used to form the 1’s
complement of a binary number: Binary number
1’s complement
1 0 0 0 1 1 0 1
0 1 1 1 0 0 1 0
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The AND gate produces a HIGH output when all inputs are
HIGH; otherwise, the output is LOW. For a 2-input gate,
the truth table is
Summary
Summary
The AND Gate
The AND operation is usually shown with a dot between the
variables but it may be implied (no dot). Thus, the AND
operation is written as X = A .
B or X = AB.
Inputs
A B X
Output
0 0
0 1
1 0
1 1
0
0
0
1
A
B
X &
A
B
X
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
The AND operation is used in computer programming as a
selective mask. If you want to retain certain bits of a binary
number but reset the other bits to 0, you could set a mask
with 1’s in the position of the retained bits.
The AND Gate
A
B
X
B
00000011
If the binary number 10100011 is ANDed with
the mask 00001111, what is the result?
&
A
B
X
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
The AND Gate
A Multisim circuit is shown. XWG1 is a word generator set in
the count down mode. XLA1 is a logic analyzer with the
output of the AND gate connected to first (upper) line of the
analyzer. What signal do you expect to on this line?
The output (line 1) will be
HIGH only when all of the
inputs are HIGH.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The OR gate produces a HIGH output if any input is HIGH;
if all inputs are LOW, the output is LOW. For a 2-input
gate, the truth table is
Summary
Summary
The OR Gate
The OR operation is shown with a plus sign (+) between the
variables. Thus, the OR operation is written as X = A + B.
Inputs
A B X
Output
0 0
0 1
1 0
1 1
0
1
1
1
A
B
X A
B
X
≥ 1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
The OR operation can be used in computer programming to set certain
bits of a binary number to 1.
The OR Gate
B
A
B
X A
B
X
≥ 1
ASCII letters have a 1 in the bit 5 position for lower case letters
and a 0 in this position for capitals. (Bit positions are numbered
from right to left starting with 0.) What will be the result if you
OR an ASCII letter with the 8-bit mask 00100000?
The resulting letter will be lower case.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
The OR Gate
A Multisim circuit is shown. XWG1 is a word generator set
to count down. XLA1 is a logic analyzer with the output
The output (line 1) will be
HIGH if any input is HIGH;
otherwise it will be LOW.
connected to first (top) line of the analyzer. The three 2-input OR gates act
as a single 4-input gate. What signal do you expect on the output line?
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The NAND gate produces a LOW output when all inputs
are HIGH; otherwise, the output is HIGH. For a 2-input
gate, the truth table is
Summary
Summary
The NAND Gate
Inputs
A B X
Output
0 0
0 1
1 0
1 1
1
1
1
0
A
B
X A
B
X
&
The NAND operation is shown with a dot between the
variables and an overbar covering them. Thus, the NAND
operation is written as X = A .
B (Alternatively, X = AB.)
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
The NAND gate is particularly useful because it is a
“universal” gate – all other basic gates can be constructed
from NAND gates.
The NAND Gate
B
How would you connect a 2-input NAND gate
to form a basic inverter?
A
B
X A
B
X
&
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
The NAND Gate
A Multisim circuit is shown. XWG1 is a word generator set in
the count up mode. A four-channel oscilloscope monitors the
inputs and output. What output signal do you expect to see?
The output (channel D) will be
LOW only when all of the
inputs are HIGH.
Inputs
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The NOR gate produces a LOW output if any input is
HIGH; if all inputs are HIGH, the output is LOW. For a
2-input gate, the truth table is
Summary
Summary
The NOR Gate
Inputs
A B X
Output
0 0
0 1
1 0
1 1
1
0
0
0
A
B
X A
B
X
≥1
The NOR operation is shown with a plus sign (+) between
the variables and an overbar covering them. Thus, the NOR
operation is written as X = A + B.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
The NOR operation will produce a LOW if any input is HIGH.
The NOR Gate
B
When is the LED is ON for the circuit shown?
The LED will be on when any of
the four inputs are HIGH.
A
C
B
D
X
330W
+5.0 V
A
B
X A
B
X
≥1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The XOR gate produces a HIGH output only when both
inputs are at opposite logic levels. The truth table is
Summary
Summary
The XOR Gate
Inputs
A B X
Output
0 0
0 1
1 0
1 1
0
1
1
0
A
B
X A
B
X
= 1
The XOR operation is written as X = AB + AB.
Alternatively, it can be written with a circled plus sign
between the variables as X = A + B.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
Notice that the XOR gate will produce a HIGH only when exactly one
input is HIGH.
The XOR Gate
B
If the A and B waveforms are both inverted for the above
waveforms, how is the output affected?
There is no change in the output.
A
B
X A
B
X
= 1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
The XNOR gate produces a HIGH output only when both
inputs are at the same logic level. The truth table is
Summary
Summary
The XNOR Gate
Inputs
A B X
Output
0 0
0 1
1 0
1 1
1
0
0
1
A
B
X A
B
X
The XNOR operation shown as X = AB + AB.
Alternatively, the XNOR operation can be shown with a
circled dot between the variables. Thus, it can be shown as X
= A .
B.
= 1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Example waveforms:
A
X
Notice that the XNOR gate will produce a HIGH when both inputs are the
same. This makes it useful for comparison functions.
The XNOR Gate
B
If the A waveform is inverted but B remains the same, how is
the output affected?
The output will be inverted.
A
B
X A
B
X
= 1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Two major fixed function logic families are TTL and CMOS.
A third technology is BiCMOS, which combines the first
two. Packaging for fixed function logic is shown.
Summary
Summary
Fixed Function Logic
14 13 12 1
1 10 9 8
1 2 3 4 5 6 7
0.335 – 0.334 in.
0.228 – 0.244 in.
Lead no.1
identifier
14 13 12 1
1 10 9 8
1 2 3 4 5 6 7
0.740 – 0.770 in.
0.250±0.010 in.
Pin no.1
identifiers
14
1
14
1
DIP package SOIC package
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Some common gate configurations are shown.
Summary
Summary
Fixed Function Logic
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'00
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'04
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'08
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'02
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'10
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'11
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'20
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'21
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'27
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'32
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'86
14
1
8
7
9
6
10
5
11
4
12
3
13
2
VCC
GND
'30
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Logic symbols show the gates and associated pin numbers.
Summary
Summary
Fixed Function Logic
VCC
(13) (11)
(12)
(10)
(9)
(5)
(4)
(2)
(1)
(6)
(3)
(8)
(1)
(3)
(2)
(4)
(6)
(5)
(9)
(8)
(10)
(12)
(11)
(13)
(14)
(7)
GND
&
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Data sheets include limits and conditions set by the
manufacturer as well as DC and AC characteristics. For
example, some maximum ratings for a 74HC00A are:
Summary
Summary
Fixed Function Logic
Parameter Value Unit
Symbol
DC Supply Voltage (Referenced to GND) – 0.5 to + 7.0 V V
VCC
DC InputVoltage (Referenced to GND) –
–
0.5 to V +0.5 V V
CC
0.5 to V +0.5 V V
CC
Vin
DC Output Voltage (Referenced to GND)
Vout
DC Input Current, per pin ± 20 mA
I in
DC Output Current, per pin ± 25 mA
Iout
DC Supply Current, V and GND pins
CC ± 50 mA
ICC
Power Dissipation in StillAir, Plastic or Ceramic DIP † 750
500
450
mW
P
D
SOIC Package †
TSSOP Package †
Storage T
emperature °C
Tstg –65 to + 150
Lead T
emperature, 1 mm from Case for 10 Seconds °C
TL
260
300
Plastic DIP, SOIC, or TSSOP Package
Ceramic DIP
MAXIMUM RATINGS
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
A Programmable Logic Device (PLD) can be programmed
to implement logic. There are various technologies
available for PLDs. Many use an internal array of AND
gates to form logic terms. Many PLDs can be programmed
multiple times.
Summary
Summary
Programmable Logic
B
B
A
A
X= AB
SRAM
cell
SRAM
cell
SRAM
cell
SRAM
cell
SRAM
cell
SRAM
cell
SRAM
cell
SRAM
cell
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Programmable Logic
In general, the required logic for a PLD is developed with
the aid of a computer. The logic can be entered using a
Hardware Description Language (HDL) such as VHDL.
Logic can be specified to the HDL as a text file, a
schematic diagram, or a state diagram.
A text entry for a programming a PLD in VHDL as a 2-input
NAND gate is shown for reference in the following slide. In
this case, the inputs and outputs are first specified. Then the
signals are described. Although you are probably not familiar
with VHDL, you can see that the program is simple to read.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Summary
Summary
Programmable Logic
entity NandGate is
port(A, B: in bit;
LED: out bit);
end entity NandGate;
architecture GateBehavior of NandGate is
signal A, B: bit;
begin
X <= A nand B;
LED <= X;
end architecture GateBehavior;
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Selected Key Terms
Selected Key Terms
Inverter
Truth table
Timing
diagram
Boolean
algebra
AND gate
A logic circuit that inverts or complements its
inputs.
A table showing the inputs and corresponding
output(s) of a logic circuit.
A diagram of waveforms showing the proper time
relationship of all of the waveforms.
The mathematics of logic circuits.
A logic gate that produces a HIGH output only
when all of its inputs are HIGH.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Selected Key Terms
Selected Key Terms
OR gate
NAND gate
NOR gate
Exclusive-OR
gate
Exclusive-NOR
gate
A logic gate that produces a HIGH output when
one or more inputs are HIGH.
A logic gate that produces a LOW output only
when all of its inputs are HIGH.
A logic gate that produces a LOW output when one
or more inputs are HIGH.
A logic gate that produces a HIGH output only
when its two inputs are at opposite levels.
A logic gate that produces a LOW output only
when its two inputs are at opposite levels.
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
1. The truth table for a 2-input AND gate is
© 2008 Pearson Education
0 0
0 1
1 0
1 1
Inputs
A B X
Output
0 0
0 1
1 0
1 1
1
0
0
0
Inputs
A B X
Output
0 0
0 1
1 0
1 1
Inputs
A B X
Output
Inputs
A B X
Output
0 0
0 1
1 0
1 1
0
1
1
1
a. b.
c. d.
0
1
1
0
0
0
0
1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
2. The truth table for a 2-input NOR gate is
© 2008 Pearson Education
0 0
0 1
1 0
1 1
Inputs
A B X
Output
0 0
0 1
1 0
1 1
Inputs
A B X
Output
0 0
0 1
1 0
1 1
Inputs
A B X
Output
Inputs
A B X
Output
0 0
0 1
1 0
1 1
a. b.
c. d.
0
1
1
0
0
0
0
1
1
0
0
0
0
1
1
1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
3. The truth table for a 2-input XOR gate is
© 2008 Pearson Education
0 0
0 1
1 0
1 1
Inputs
A B X
Output
0 0
0 1
1 0
1 1
Inputs
A B X
Output
0 0
0 1
1 0
1 1
Inputs
A B X
Output
Inputs
A B X
Output
0 0
0 1
1 0
1 1
a. b.
c. d.
0
1
1
0
0
0
0
1
1
0
0
0
0
1
1
1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
4. The symbol is for a(n)
a. OR gate
b. AND gate
c. NOR gate
d. XOR gate
A
B
X
≥ 1
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
5. The symbol is for a(n)
a. OR gate
b. AND gate
c. NOR gate
d. XOR gate
A
B
X
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
6. A logic gate that produces a HIGH output only when
all of its inputs are HIGH is a(n)
a. OR gate
b. AND gate
c. NOR gate
d. NAND gate
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
7. The expression X = A + B means
a. A OR B
b. A AND B
c. A XOR B
d. A XNOR B
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
8. A 2-input gate produces the output shown. (X represents
the output.) This is a(n)
a. OR gate
b. AND gate
c. NOR gate
d. NAND gate
A
X
B
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
9. A 2-input gate produces a HIGH output only when the
inputs agree. This type of gate is a(n)
a. OR gate
b. AND gate
c. NOR gate
d. XNOR gate
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
© 2008 Pearson Education
10. The required logic for a PLD can be specified in an
Hardware Description Language by
a. text entry
b. schematic entry
c. state diagrams
d. all of the above
© 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved
Floyd, Digital Fundamentals, 10th
ed
Answers:
1. c
2. b
3. a
4. a
5. d
6. b
7. c
8. d
9. d
10. d

More Related Content

PDF
PPT
Error detection and correction
PPT
Computer network
PPTX
Bluetooth technology
PPTX
HDLC and Point to point protocol
PPT
SDH Principle - Huawei
PPT
Wireless Fidelity
PPTX
Addressing mode
Error detection and correction
Computer network
Bluetooth technology
HDLC and Point to point protocol
SDH Principle - Huawei
Wireless Fidelity
Addressing mode

What's hot (20)

PPTX
Error Detection and correction concepts in Data communication and networks
PPT
Error detection and correction
PPTX
Data structures trees - B Tree & B+Tree.pptx
PPT
11 instruction sets addressing modes
PPT
Chapter 4 - Digital Transmission
PPT
Chapter 23
PPTX
Osi reference model
PPT
Chapter 4
PPTX
Data link control protocol(1)
PPT
Chapter 1 floyd
PPTX
Error detection.
PPT
Chapter 5
PPTX
Connecting devices
PPT
Chapter 15
PPT
Operating System Concepts - Ch05
PPT
Chapter 6
PPTX
Assembly language
PDF
Lecture2 binary multiplication
PPTX
Ascii adjust & decimal adjust
Error Detection and correction concepts in Data communication and networks
Error detection and correction
Data structures trees - B Tree & B+Tree.pptx
11 instruction sets addressing modes
Chapter 4 - Digital Transmission
Chapter 23
Osi reference model
Chapter 4
Data link control protocol(1)
Chapter 1 floyd
Error detection.
Chapter 5
Connecting devices
Chapter 15
Operating System Concepts - Ch05
Chapter 6
Assembly language
Lecture2 binary multiplication
Ascii adjust & decimal adjust
Ad

Similar to ch 3.ppt digital fundamentals loyd de ppt (20)

PPT
Chapter 3- Digital Fundamentals by Thomas L. Floyd
PPTX
Logic Gates.pptx
PPTX
Lecture 04-Digital logic gates.pptx
PPT
Chapter 7. Functions of Combinational Logic
PPTX
chapter3.pptx electrical engineering for university
PPT
Digital Basics
PPT
Digital Electronics Logic gates
PPTX
Combinational logic circuits design and implementation
PPT
9525.ppt
PPT
Digital Logic Design
PPT
dld.ppt
PPTX
logic gates functions.pptx
PPTX
Boolean+logic
PPTX
assignment_mathematics.pptx
PPTX
Digital Electronics-Review of Logic Gates.pptx
PPTX
adict2022_315_M.A.HASMA_IICT#1.pptx
PPT
Ch2 Logic Gates.ppt
PPTX
Digital Electronics Fundamentals
PDF
Pp05
PDF
Logic gates and Boolean.pdf
Chapter 3- Digital Fundamentals by Thomas L. Floyd
Logic Gates.pptx
Lecture 04-Digital logic gates.pptx
Chapter 7. Functions of Combinational Logic
chapter3.pptx electrical engineering for university
Digital Basics
Digital Electronics Logic gates
Combinational logic circuits design and implementation
9525.ppt
Digital Logic Design
dld.ppt
logic gates functions.pptx
Boolean+logic
assignment_mathematics.pptx
Digital Electronics-Review of Logic Gates.pptx
adict2022_315_M.A.HASMA_IICT#1.pptx
Ch2 Logic Gates.ppt
Digital Electronics Fundamentals
Pp05
Logic gates and Boolean.pdf
Ad

Recently uploaded (20)

PPTX
6ME3A-Unit-II-Sensors and Actuators_Handouts.pptx
PPT
Occupational Health and Safety Management System
PDF
BIO-INSPIRED ARCHITECTURE FOR PARSIMONIOUS CONVERSATIONAL INTELLIGENCE : THE ...
PDF
Artificial Superintelligence (ASI) Alliance Vision Paper.pdf
PDF
The CXO Playbook 2025 – Future-Ready Strategies for C-Suite Leaders Cerebrai...
PPTX
introduction to high performance computing
PDF
Human-AI Collaboration: Balancing Agentic AI and Autonomy in Hybrid Systems
PDF
Abrasive, erosive and cavitation wear.pdf
PDF
COURSE DESCRIPTOR OF SURVEYING R24 SYLLABUS
PPTX
UNIT - 3 Total quality Management .pptx
PDF
A SYSTEMATIC REVIEW OF APPLICATIONS IN FRAUD DETECTION
PDF
Mitigating Risks through Effective Management for Enhancing Organizational Pe...
PPTX
CURRICULAM DESIGN engineering FOR CSE 2025.pptx
PDF
86236642-Electric-Loco-Shed.pdf jfkduklg
PPT
Total quality management ppt for engineering students
PDF
Visual Aids for Exploratory Data Analysis.pdf
PDF
SMART SIGNAL TIMING FOR URBAN INTERSECTIONS USING REAL-TIME VEHICLE DETECTI...
PDF
Integrating Fractal Dimension and Time Series Analysis for Optimized Hyperspe...
PPTX
Fundamentals of safety and accident prevention -final (1).pptx
PPTX
Current and future trends in Computer Vision.pptx
6ME3A-Unit-II-Sensors and Actuators_Handouts.pptx
Occupational Health and Safety Management System
BIO-INSPIRED ARCHITECTURE FOR PARSIMONIOUS CONVERSATIONAL INTELLIGENCE : THE ...
Artificial Superintelligence (ASI) Alliance Vision Paper.pdf
The CXO Playbook 2025 – Future-Ready Strategies for C-Suite Leaders Cerebrai...
introduction to high performance computing
Human-AI Collaboration: Balancing Agentic AI and Autonomy in Hybrid Systems
Abrasive, erosive and cavitation wear.pdf
COURSE DESCRIPTOR OF SURVEYING R24 SYLLABUS
UNIT - 3 Total quality Management .pptx
A SYSTEMATIC REVIEW OF APPLICATIONS IN FRAUD DETECTION
Mitigating Risks through Effective Management for Enhancing Organizational Pe...
CURRICULAM DESIGN engineering FOR CSE 2025.pptx
86236642-Electric-Loco-Shed.pdf jfkduklg
Total quality management ppt for engineering students
Visual Aids for Exploratory Data Analysis.pdf
SMART SIGNAL TIMING FOR URBAN INTERSECTIONS USING REAL-TIME VEHICLE DETECTI...
Integrating Fractal Dimension and Time Series Analysis for Optimized Hyperspe...
Fundamentals of safety and accident prevention -final (1).pptx
Current and future trends in Computer Vision.pptx

ch 3.ppt digital fundamentals loyd de ppt

  • 1. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Digital Fundamentals Tenth Edition Floyd Chapter 3 © 2008 Pearson Education
  • 2. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The inverter performs the Boolean NOT operation. When the input is LOW, the output is HIGH; when the input is HIGH, the output is LOW. Summary Summary The Inverter A X Input A X Output LOW (0) HIGH (1) HIGH (1) LOW(0) The NOT operation (complement) is shown with an overbar. Thus, the Boolean expression for an inverter is X = A.
  • 3. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary The Inverter Example waveforms: A X A X A group of inverters can be used to form the 1’s complement of a binary number: Binary number 1’s complement 1 0 0 0 1 1 0 1 0 1 1 1 0 0 1 0
  • 4. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The AND gate produces a HIGH output when all inputs are HIGH; otherwise, the output is LOW. For a 2-input gate, the truth table is Summary Summary The AND Gate The AND operation is usually shown with a dot between the variables but it may be implied (no dot). Thus, the AND operation is written as X = A . B or X = AB. Inputs A B X Output 0 0 0 1 1 0 1 1 0 0 0 1 A B X & A B X
  • 5. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X The AND operation is used in computer programming as a selective mask. If you want to retain certain bits of a binary number but reset the other bits to 0, you could set a mask with 1’s in the position of the retained bits. The AND Gate A B X B 00000011 If the binary number 10100011 is ANDed with the mask 00001111, what is the result? & A B X
  • 6. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary The AND Gate A Multisim circuit is shown. XWG1 is a word generator set in the count down mode. XLA1 is a logic analyzer with the output of the AND gate connected to first (upper) line of the analyzer. What signal do you expect to on this line? The output (line 1) will be HIGH only when all of the inputs are HIGH.
  • 7. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The OR gate produces a HIGH output if any input is HIGH; if all inputs are LOW, the output is LOW. For a 2-input gate, the truth table is Summary Summary The OR Gate The OR operation is shown with a plus sign (+) between the variables. Thus, the OR operation is written as X = A + B. Inputs A B X Output 0 0 0 1 1 0 1 1 0 1 1 1 A B X A B X ≥ 1
  • 8. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X The OR operation can be used in computer programming to set certain bits of a binary number to 1. The OR Gate B A B X A B X ≥ 1 ASCII letters have a 1 in the bit 5 position for lower case letters and a 0 in this position for capitals. (Bit positions are numbered from right to left starting with 0.) What will be the result if you OR an ASCII letter with the 8-bit mask 00100000? The resulting letter will be lower case.
  • 9. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary The OR Gate A Multisim circuit is shown. XWG1 is a word generator set to count down. XLA1 is a logic analyzer with the output The output (line 1) will be HIGH if any input is HIGH; otherwise it will be LOW. connected to first (top) line of the analyzer. The three 2-input OR gates act as a single 4-input gate. What signal do you expect on the output line?
  • 10. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The NAND gate produces a LOW output when all inputs are HIGH; otherwise, the output is HIGH. For a 2-input gate, the truth table is Summary Summary The NAND Gate Inputs A B X Output 0 0 0 1 1 0 1 1 1 1 1 0 A B X A B X & The NAND operation is shown with a dot between the variables and an overbar covering them. Thus, the NAND operation is written as X = A . B (Alternatively, X = AB.)
  • 11. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X The NAND gate is particularly useful because it is a “universal” gate – all other basic gates can be constructed from NAND gates. The NAND Gate B How would you connect a 2-input NAND gate to form a basic inverter? A B X A B X &
  • 12. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary The NAND Gate A Multisim circuit is shown. XWG1 is a word generator set in the count up mode. A four-channel oscilloscope monitors the inputs and output. What output signal do you expect to see? The output (channel D) will be LOW only when all of the inputs are HIGH. Inputs
  • 13. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The NOR gate produces a LOW output if any input is HIGH; if all inputs are HIGH, the output is LOW. For a 2-input gate, the truth table is Summary Summary The NOR Gate Inputs A B X Output 0 0 0 1 1 0 1 1 1 0 0 0 A B X A B X ≥1 The NOR operation is shown with a plus sign (+) between the variables and an overbar covering them. Thus, the NOR operation is written as X = A + B.
  • 14. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X The NOR operation will produce a LOW if any input is HIGH. The NOR Gate B When is the LED is ON for the circuit shown? The LED will be on when any of the four inputs are HIGH. A C B D X 330W +5.0 V A B X A B X ≥1
  • 15. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The XOR gate produces a HIGH output only when both inputs are at opposite logic levels. The truth table is Summary Summary The XOR Gate Inputs A B X Output 0 0 0 1 1 0 1 1 0 1 1 0 A B X A B X = 1 The XOR operation is written as X = AB + AB. Alternatively, it can be written with a circled plus sign between the variables as X = A + B.
  • 16. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X Notice that the XOR gate will produce a HIGH only when exactly one input is HIGH. The XOR Gate B If the A and B waveforms are both inverted for the above waveforms, how is the output affected? There is no change in the output. A B X A B X = 1
  • 17. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed The XNOR gate produces a HIGH output only when both inputs are at the same logic level. The truth table is Summary Summary The XNOR Gate Inputs A B X Output 0 0 0 1 1 0 1 1 1 0 0 1 A B X A B X The XNOR operation shown as X = AB + AB. Alternatively, the XNOR operation can be shown with a circled dot between the variables. Thus, it can be shown as X = A . B. = 1
  • 18. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Example waveforms: A X Notice that the XNOR gate will produce a HIGH when both inputs are the same. This makes it useful for comparison functions. The XNOR Gate B If the A waveform is inverted but B remains the same, how is the output affected? The output will be inverted. A B X A B X = 1
  • 19. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Two major fixed function logic families are TTL and CMOS. A third technology is BiCMOS, which combines the first two. Packaging for fixed function logic is shown. Summary Summary Fixed Function Logic 14 13 12 1 1 10 9 8 1 2 3 4 5 6 7 0.335 – 0.334 in. 0.228 – 0.244 in. Lead no.1 identifier 14 13 12 1 1 10 9 8 1 2 3 4 5 6 7 0.740 – 0.770 in. 0.250±0.010 in. Pin no.1 identifiers 14 1 14 1 DIP package SOIC package
  • 20. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Some common gate configurations are shown. Summary Summary Fixed Function Logic 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '00 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '04 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '08 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '02 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '10 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '11 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '20 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '21 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '27 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '32 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '86 14 1 8 7 9 6 10 5 11 4 12 3 13 2 VCC GND '30
  • 21. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Logic symbols show the gates and associated pin numbers. Summary Summary Fixed Function Logic VCC (13) (11) (12) (10) (9) (5) (4) (2) (1) (6) (3) (8) (1) (3) (2) (4) (6) (5) (9) (8) (10) (12) (11) (13) (14) (7) GND &
  • 22. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Data sheets include limits and conditions set by the manufacturer as well as DC and AC characteristics. For example, some maximum ratings for a 74HC00A are: Summary Summary Fixed Function Logic Parameter Value Unit Symbol DC Supply Voltage (Referenced to GND) – 0.5 to + 7.0 V V VCC DC InputVoltage (Referenced to GND) – – 0.5 to V +0.5 V V CC 0.5 to V +0.5 V V CC Vin DC Output Voltage (Referenced to GND) Vout DC Input Current, per pin ± 20 mA I in DC Output Current, per pin ± 25 mA Iout DC Supply Current, V and GND pins CC ± 50 mA ICC Power Dissipation in StillAir, Plastic or Ceramic DIP † 750 500 450 mW P D SOIC Package † TSSOP Package † Storage T emperature °C Tstg –65 to + 150 Lead T emperature, 1 mm from Case for 10 Seconds °C TL 260 300 Plastic DIP, SOIC, or TSSOP Package Ceramic DIP MAXIMUM RATINGS
  • 23. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed A Programmable Logic Device (PLD) can be programmed to implement logic. There are various technologies available for PLDs. Many use an internal array of AND gates to form logic terms. Many PLDs can be programmed multiple times. Summary Summary Programmable Logic B B A A X= AB SRAM cell SRAM cell SRAM cell SRAM cell SRAM cell SRAM cell SRAM cell SRAM cell
  • 24. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Programmable Logic In general, the required logic for a PLD is developed with the aid of a computer. The logic can be entered using a Hardware Description Language (HDL) such as VHDL. Logic can be specified to the HDL as a text file, a schematic diagram, or a state diagram. A text entry for a programming a PLD in VHDL as a 2-input NAND gate is shown for reference in the following slide. In this case, the inputs and outputs are first specified. Then the signals are described. Although you are probably not familiar with VHDL, you can see that the program is simple to read.
  • 25. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Summary Summary Programmable Logic entity NandGate is port(A, B: in bit; LED: out bit); end entity NandGate; architecture GateBehavior of NandGate is signal A, B: bit; begin X <= A nand B; LED <= X; end architecture GateBehavior;
  • 26. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Selected Key Terms Selected Key Terms Inverter Truth table Timing diagram Boolean algebra AND gate A logic circuit that inverts or complements its inputs. A table showing the inputs and corresponding output(s) of a logic circuit. A diagram of waveforms showing the proper time relationship of all of the waveforms. The mathematics of logic circuits. A logic gate that produces a HIGH output only when all of its inputs are HIGH.
  • 27. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Selected Key Terms Selected Key Terms OR gate NAND gate NOR gate Exclusive-OR gate Exclusive-NOR gate A logic gate that produces a HIGH output when one or more inputs are HIGH. A logic gate that produces a LOW output only when all of its inputs are HIGH. A logic gate that produces a LOW output when one or more inputs are HIGH. A logic gate that produces a HIGH output only when its two inputs are at opposite levels. A logic gate that produces a LOW output only when its two inputs are at opposite levels.
  • 28. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed 1. The truth table for a 2-input AND gate is © 2008 Pearson Education 0 0 0 1 1 0 1 1 Inputs A B X Output 0 0 0 1 1 0 1 1 1 0 0 0 Inputs A B X Output 0 0 0 1 1 0 1 1 Inputs A B X Output Inputs A B X Output 0 0 0 1 1 0 1 1 0 1 1 1 a. b. c. d. 0 1 1 0 0 0 0 1
  • 29. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed 2. The truth table for a 2-input NOR gate is © 2008 Pearson Education 0 0 0 1 1 0 1 1 Inputs A B X Output 0 0 0 1 1 0 1 1 Inputs A B X Output 0 0 0 1 1 0 1 1 Inputs A B X Output Inputs A B X Output 0 0 0 1 1 0 1 1 a. b. c. d. 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 1
  • 30. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed 3. The truth table for a 2-input XOR gate is © 2008 Pearson Education 0 0 0 1 1 0 1 1 Inputs A B X Output 0 0 0 1 1 0 1 1 Inputs A B X Output 0 0 0 1 1 0 1 1 Inputs A B X Output Inputs A B X Output 0 0 0 1 1 0 1 1 a. b. c. d. 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 1
  • 31. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 4. The symbol is for a(n) a. OR gate b. AND gate c. NOR gate d. XOR gate A B X ≥ 1
  • 32. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 5. The symbol is for a(n) a. OR gate b. AND gate c. NOR gate d. XOR gate A B X
  • 33. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 6. A logic gate that produces a HIGH output only when all of its inputs are HIGH is a(n) a. OR gate b. AND gate c. NOR gate d. NAND gate
  • 34. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 7. The expression X = A + B means a. A OR B b. A AND B c. A XOR B d. A XNOR B
  • 35. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 8. A 2-input gate produces the output shown. (X represents the output.) This is a(n) a. OR gate b. AND gate c. NOR gate d. NAND gate A X B
  • 36. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 9. A 2-input gate produces a HIGH output only when the inputs agree. This type of gate is a(n) a. OR gate b. AND gate c. NOR gate d. XNOR gate
  • 37. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed © 2008 Pearson Education 10. The required logic for a PLD can be specified in an Hardware Description Language by a. text entry b. schematic entry c. state diagrams d. all of the above
  • 38. © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved Floyd, Digital Fundamentals, 10th ed Answers: 1. c 2. b 3. a 4. a 5. d 6. b 7. c 8. d 9. d 10. d